ViewVC Help
View File | Revision Log | Show Annotations | Revision Graph | Root Listing
root/cebix/BasiliskII/src/uae_cpu/newcpu.cpp
Revision: 1.14
Committed: 2002-09-01T16:32:02Z (21 years, 10 months ago) by gbeauche
Branch: MAIN
Changes since 1.13: +9 -3 lines
Log Message:
Use B2_mutex instead of pthread mutexes when ENABLE_EXCLUSIVE_SPCFLAGS is
set. However, this is not used at the moment. Is there an advantage? People
may want to add arch-optimized SPCFLAGS_{SET,CLEAR}.

File Contents

# Content
1 /*
2 * UAE - The Un*x Amiga Emulator
3 *
4 * MC68000 emulation
5 *
6 * (c) 1995 Bernd Schmidt
7 */
8
9 #include <stdio.h>
10 #include <stdlib.h>
11 #include <string.h>
12
13 #include "sysdeps.h"
14
15 #include "cpu_emulation.h"
16 #include "main.h"
17 #include "emul_op.h"
18
19 extern int intlev(void); // From baisilisk_glue.cpp
20
21 #include "m68k.h"
22 #include "memory.h"
23 #include "readcpu.h"
24 #include "newcpu.h"
25
26 #if defined(ENABLE_EXCLUSIVE_SPCFLAGS) && !defined(HAVE_HARDWARE_LOCKS)
27 B2_mutex *spcflags_lock = NULL;
28 #endif
29
30 #if ENABLE_MON
31 #include "mon.h"
32 #include "mon_disass.h"
33 #endif
34
35 int quit_program = 0;
36 const int debugging = 0;
37 struct flag_struct regflags;
38
39 /* Opcode of faulting instruction */
40 uae_u16 last_op_for_exception_3;
41 /* PC at fault time */
42 uaecptr last_addr_for_exception_3;
43 /* Address that generated the exception */
44 uaecptr last_fault_for_exception_3;
45
46 int areg_byteinc[] = { 1,1,1,1,1,1,1,2 };
47 int imm8_table[] = { 8,1,2,3,4,5,6,7 };
48
49 int movem_index1[256];
50 int movem_index2[256];
51 int movem_next[256];
52
53 int fpp_movem_index1[256];
54 int fpp_movem_index2[256];
55 int fpp_movem_next[256];
56
57 cpuop_func *cpufunctbl[65536];
58
59 #define FLIGHT_RECORDER 0
60
61 #if FLIGHT_RECORDER
62 struct rec_step {
63 uae_u32 d[8];
64 uae_u32 a[8];
65 uae_u32 pc;
66 };
67
68 const int LOG_SIZE = 8192;
69 static rec_step log[LOG_SIZE];
70 static int log_ptr = -1; // First time initialization
71
72 static const char *log_filename(void)
73 {
74 const char *name = getenv("M68K_LOG_FILE");
75 return name ? name : "log.68k";
76 }
77
78 static void record_step(uaecptr pc)
79 {
80 for (int i = 0; i < 8; i++) {
81 log[log_ptr].d[i] = m68k_dreg(regs, i);
82 log[log_ptr].a[i] = m68k_areg(regs, i);
83 }
84 log[log_ptr].pc = pc;
85 log_ptr = (log_ptr + 1) % LOG_SIZE;
86 }
87
88 static void dump_log(void)
89 {
90 FILE *f = fopen(log_filename(), "w");
91 if (f == NULL)
92 return;
93 for (int i = 0; i < LOG_SIZE; i++) {
94 int j = (i + log_ptr) % LOG_SIZE;
95 fprintf(f, "pc %08x\n", log[j].pc);
96 fprintf(f, "d0 %08x d1 %08x d2 %08x d3 %08x\n", log[j].d[0], log[j].d[1], log[j].d[2], log[j].d[3]);
97 fprintf(f, "d4 %08x d5 %08x d6 %08x d7 %08x\n", log[j].d[4], log[j].d[5], log[j].d[6], log[j].d[7]);
98 fprintf(f, "a0 %08x a1 %08x a2 %08x a3 %08x\n", log[j].a[0], log[j].a[1], log[j].a[2], log[j].a[3]);
99 fprintf(f, "a4 %08x a5 %08x a6 %08x a7 %08x\n", log[j].a[4], log[j].a[5], log[j].a[6], log[j].a[7]);
100 #if ENABLE_MON
101 disass_68k(f, log[j].pc);
102 #endif
103 }
104 fclose(f);
105 }
106 #endif
107
108 #define COUNT_INSTRS 0
109
110 #if COUNT_INSTRS
111 static unsigned long int instrcount[65536];
112 static uae_u16 opcodenums[65536];
113
114 static int compfn (const void *el1, const void *el2)
115 {
116 return instrcount[*(const uae_u16 *)el1] < instrcount[*(const uae_u16 *)el2];
117 }
118
119 static char *icountfilename (void)
120 {
121 char *name = getenv ("INSNCOUNT");
122 if (name)
123 return name;
124 return COUNT_INSTRS == 2 ? "frequent.68k" : "insncount";
125 }
126
127 void dump_counts (void)
128 {
129 FILE *f = fopen (icountfilename (), "w");
130 unsigned long int total;
131 int i;
132
133 write_log ("Writing instruction count file...\n");
134 for (i = 0; i < 65536; i++) {
135 opcodenums[i] = i;
136 total += instrcount[i];
137 }
138 qsort (opcodenums, 65536, sizeof(uae_u16), compfn);
139
140 fprintf (f, "Total: %lu\n", total);
141 for (i=0; i < 65536; i++) {
142 unsigned long int cnt = instrcount[opcodenums[i]];
143 struct instr *dp;
144 struct mnemolookup *lookup;
145 if (!cnt)
146 break;
147 dp = table68k + opcodenums[i];
148 for (lookup = lookuptab;lookup->mnemo != dp->mnemo; lookup++)
149 ;
150 fprintf (f, "%04x: %lu %s\n", opcodenums[i], cnt, lookup->name);
151 }
152 fclose (f);
153 }
154 #else
155 void dump_counts (void)
156 {
157 }
158 #endif
159
160 int broken_in;
161
162 static __inline__ unsigned int cft_map (unsigned int f)
163 {
164 #ifndef HAVE_GET_WORD_UNSWAPPED
165 return f;
166 #else
167 return ((f >> 8) & 255) | ((f & 255) << 8);
168 #endif
169 }
170
171 cpuop_rettype REGPARAM2 op_illg_1 (uae_u32 opcode) REGPARAM;
172
173 cpuop_rettype REGPARAM2 op_illg_1 (uae_u32 opcode)
174 {
175 cpuop_return( op_illg (cft_map (opcode)) );
176 }
177
178 static void build_cpufunctbl (void)
179 {
180 int i;
181 unsigned long opcode;
182 int cpu_level = 0; // 68000 (default)
183 if (CPUType == 4)
184 cpu_level = 4; // 68040 with FPU
185 else {
186 if (FPUType)
187 cpu_level = 3; // 68020 with FPU
188 else if (CPUType >= 2)
189 cpu_level = 2; // 68020
190 else if (CPUType == 1)
191 cpu_level = 1;
192 }
193 struct cputbl *tbl = (
194 cpu_level == 4 ? op_smalltbl_0_ff
195 : cpu_level == 3 ? op_smalltbl_1_ff
196 : cpu_level == 2 ? op_smalltbl_2_ff
197 : cpu_level == 1 ? op_smalltbl_3_ff
198 : op_smalltbl_4_ff);
199
200 for (opcode = 0; opcode < 65536; opcode++)
201 cpufunctbl[cft_map (opcode)] = op_illg_1;
202 for (i = 0; tbl[i].handler != NULL; i++) {
203 if (! tbl[i].specific)
204 cpufunctbl[cft_map (tbl[i].opcode)] = tbl[i].handler;
205 }
206 for (opcode = 0; opcode < 65536; opcode++) {
207 cpuop_func *f;
208
209 if (table68k[opcode].mnemo == i_ILLG || table68k[opcode].clev > cpu_level)
210 continue;
211
212 if (table68k[opcode].handler != -1) {
213 f = cpufunctbl[cft_map (table68k[opcode].handler)];
214 if (f == op_illg_1)
215 abort();
216 cpufunctbl[cft_map (opcode)] = f;
217 }
218 }
219 for (i = 0; tbl[i].handler != NULL; i++) {
220 if (tbl[i].specific)
221 cpufunctbl[cft_map (tbl[i].opcode)] = tbl[i].handler;
222 }
223 }
224
225 void init_m68k (void)
226 {
227 int i;
228
229 for (i = 0 ; i < 256 ; i++) {
230 int j;
231 for (j = 0 ; j < 8 ; j++) {
232 if (i & (1 << j)) break;
233 }
234 movem_index1[i] = j;
235 movem_index2[i] = 7-j;
236 movem_next[i] = i & (~(1 << j));
237 }
238 for (i = 0 ; i < 256 ; i++) {
239 int j;
240 for (j = 7 ; j >= 0 ; j--) {
241 if (i & (1 << j)) break;
242 }
243 fpp_movem_index1[i] = 7-j;
244 fpp_movem_index2[i] = j;
245 fpp_movem_next[i] = i & (~(1 << j));
246 }
247 #if COUNT_INSTRS
248 {
249 FILE *f = fopen (icountfilename (), "r");
250 memset (instrcount, 0, sizeof instrcount);
251 if (f) {
252 uae_u32 opcode, count, total;
253 char name[20];
254 write_log ("Reading instruction count file...\n");
255 fscanf (f, "Total: %lu\n", &total);
256 while (fscanf (f, "%lx: %lu %s\n", &opcode, &count, name) == 3) {
257 instrcount[opcode] = count;
258 }
259 fclose(f);
260 }
261 }
262 #endif
263 read_table68k ();
264 do_merges ();
265
266 build_cpufunctbl ();
267
268 #if defined(ENABLE_EXCLUSIVE_SPCFLAGS) && !defined(HAVE_HARDWARE_LOCKS)
269 spcflags_lock = B2_create_mutex();
270 #endif
271
272 fpu_init ();
273 fpu_set_integral_fpu (CPUType == 4);
274 }
275
276 void exit_m68k (void)
277 {
278 fpu_exit ();
279 #if defined(ENABLE_EXCLUSIVE_SPCFLAGS) && !defined(HAVE_HARDWARE_LOCKS)
280 B2_delete_mutex(spcflags_lock);
281 #endif
282 }
283
284 struct regstruct regs, lastint_regs;
285 static struct regstruct regs_backup[16];
286 static int backup_pointer = 0;
287 static long int m68kpc_offset;
288 int lastint_no;
289
290 #if REAL_ADDRESSING || DIRECT_ADDRESSING
291 #define get_ibyte_1(o) get_byte(get_virtual_address(regs.pc_p) + (o) + 1)
292 #define get_iword_1(o) get_word(get_virtual_address(regs.pc_p) + (o))
293 #define get_ilong_1(o) get_long(get_virtual_address(regs.pc_p) + (o))
294 #else
295 #define get_ibyte_1(o) get_byte(regs.pc + (regs.pc_p - regs.pc_oldp) + (o) + 1)
296 #define get_iword_1(o) get_word(regs.pc + (regs.pc_p - regs.pc_oldp) + (o))
297 #define get_ilong_1(o) get_long(regs.pc + (regs.pc_p - regs.pc_oldp) + (o))
298 #endif
299
300 uae_s32 ShowEA (int reg, amodes mode, wordsizes size, char *buf)
301 {
302 uae_u16 dp;
303 uae_s8 disp8;
304 uae_s16 disp16;
305 int r;
306 uae_u32 dispreg;
307 uaecptr addr;
308 uae_s32 offset = 0;
309 char buffer[80];
310
311 switch (mode){
312 case Dreg:
313 sprintf (buffer,"D%d", reg);
314 break;
315 case Areg:
316 sprintf (buffer,"A%d", reg);
317 break;
318 case Aind:
319 sprintf (buffer,"(A%d)", reg);
320 break;
321 case Aipi:
322 sprintf (buffer,"(A%d)+", reg);
323 break;
324 case Apdi:
325 sprintf (buffer,"-(A%d)", reg);
326 break;
327 case Ad16:
328 disp16 = get_iword_1 (m68kpc_offset); m68kpc_offset += 2;
329 addr = m68k_areg(regs,reg) + (uae_s16)disp16;
330 sprintf (buffer,"(A%d,$%04x) == $%08lx", reg, disp16 & 0xffff,
331 (unsigned long)addr);
332 break;
333 case Ad8r:
334 dp = get_iword_1 (m68kpc_offset); m68kpc_offset += 2;
335 disp8 = dp & 0xFF;
336 r = (dp & 0x7000) >> 12;
337 dispreg = dp & 0x8000 ? m68k_areg(regs,r) : m68k_dreg(regs,r);
338 if (!(dp & 0x800)) dispreg = (uae_s32)(uae_s16)(dispreg);
339 dispreg <<= (dp >> 9) & 3;
340
341 if (dp & 0x100) {
342 uae_s32 outer = 0, disp = 0;
343 uae_s32 base = m68k_areg(regs,reg);
344 char name[10];
345 sprintf (name,"A%d, ",reg);
346 if (dp & 0x80) { base = 0; name[0] = 0; }
347 if (dp & 0x40) dispreg = 0;
348 if ((dp & 0x30) == 0x20) { disp = (uae_s32)(uae_s16)get_iword_1 (m68kpc_offset); m68kpc_offset += 2; }
349 if ((dp & 0x30) == 0x30) { disp = get_ilong_1 (m68kpc_offset); m68kpc_offset += 4; }
350 base += disp;
351
352 if ((dp & 0x3) == 0x2) { outer = (uae_s32)(uae_s16)get_iword_1 (m68kpc_offset); m68kpc_offset += 2; }
353 if ((dp & 0x3) == 0x3) { outer = get_ilong_1 (m68kpc_offset); m68kpc_offset += 4; }
354
355 if (!(dp & 4)) base += dispreg;
356 if (dp & 3) base = get_long (base);
357 if (dp & 4) base += dispreg;
358
359 addr = base + outer;
360 sprintf (buffer,"(%s%c%d.%c*%d+%ld)+%ld == $%08lx", name,
361 dp & 0x8000 ? 'A' : 'D', (int)r, dp & 0x800 ? 'L' : 'W',
362 1 << ((dp >> 9) & 3),
363 disp,outer,
364 (unsigned long)addr);
365 } else {
366 addr = m68k_areg(regs,reg) + (uae_s32)((uae_s8)disp8) + dispreg;
367 sprintf (buffer,"(A%d, %c%d.%c*%d, $%02x) == $%08lx", reg,
368 dp & 0x8000 ? 'A' : 'D', (int)r, dp & 0x800 ? 'L' : 'W',
369 1 << ((dp >> 9) & 3), disp8,
370 (unsigned long)addr);
371 }
372 break;
373 case PC16:
374 addr = m68k_getpc () + m68kpc_offset;
375 disp16 = get_iword_1 (m68kpc_offset); m68kpc_offset += 2;
376 addr += (uae_s16)disp16;
377 sprintf (buffer,"(PC,$%04x) == $%08lx", disp16 & 0xffff,(unsigned long)addr);
378 break;
379 case PC8r:
380 addr = m68k_getpc () + m68kpc_offset;
381 dp = get_iword_1 (m68kpc_offset); m68kpc_offset += 2;
382 disp8 = dp & 0xFF;
383 r = (dp & 0x7000) >> 12;
384 dispreg = dp & 0x8000 ? m68k_areg(regs,r) : m68k_dreg(regs,r);
385 if (!(dp & 0x800)) dispreg = (uae_s32)(uae_s16)(dispreg);
386 dispreg <<= (dp >> 9) & 3;
387
388 if (dp & 0x100) {
389 uae_s32 outer = 0,disp = 0;
390 uae_s32 base = addr;
391 char name[10];
392 sprintf (name,"PC, ");
393 if (dp & 0x80) { base = 0; name[0] = 0; }
394 if (dp & 0x40) dispreg = 0;
395 if ((dp & 0x30) == 0x20) { disp = (uae_s32)(uae_s16)get_iword_1 (m68kpc_offset); m68kpc_offset += 2; }
396 if ((dp & 0x30) == 0x30) { disp = get_ilong_1 (m68kpc_offset); m68kpc_offset += 4; }
397 base += disp;
398
399 if ((dp & 0x3) == 0x2) { outer = (uae_s32)(uae_s16)get_iword_1 (m68kpc_offset); m68kpc_offset += 2; }
400 if ((dp & 0x3) == 0x3) { outer = get_ilong_1 (m68kpc_offset); m68kpc_offset += 4; }
401
402 if (!(dp & 4)) base += dispreg;
403 if (dp & 3) base = get_long (base);
404 if (dp & 4) base += dispreg;
405
406 addr = base + outer;
407 sprintf (buffer,"(%s%c%d.%c*%d+%ld)+%ld == $%08lx", name,
408 dp & 0x8000 ? 'A' : 'D', (int)r, dp & 0x800 ? 'L' : 'W',
409 1 << ((dp >> 9) & 3),
410 disp,outer,
411 (unsigned long)addr);
412 } else {
413 addr += (uae_s32)((uae_s8)disp8) + dispreg;
414 sprintf (buffer,"(PC, %c%d.%c*%d, $%02x) == $%08lx", dp & 0x8000 ? 'A' : 'D',
415 (int)r, dp & 0x800 ? 'L' : 'W', 1 << ((dp >> 9) & 3),
416 disp8, (unsigned long)addr);
417 }
418 break;
419 case absw:
420 sprintf (buffer,"$%08lx", (unsigned long)(uae_s32)(uae_s16)get_iword_1 (m68kpc_offset));
421 m68kpc_offset += 2;
422 break;
423 case absl:
424 sprintf (buffer,"$%08lx", (unsigned long)get_ilong_1 (m68kpc_offset));
425 m68kpc_offset += 4;
426 break;
427 case imm:
428 switch (size){
429 case sz_byte:
430 sprintf (buffer,"#$%02x", (unsigned int)(get_iword_1 (m68kpc_offset) & 0xff));
431 m68kpc_offset += 2;
432 break;
433 case sz_word:
434 sprintf (buffer,"#$%04x", (unsigned int)(get_iword_1 (m68kpc_offset) & 0xffff));
435 m68kpc_offset += 2;
436 break;
437 case sz_long:
438 sprintf (buffer,"#$%08lx", (unsigned long)(get_ilong_1 (m68kpc_offset)));
439 m68kpc_offset += 4;
440 break;
441 default:
442 break;
443 }
444 break;
445 case imm0:
446 offset = (uae_s32)(uae_s8)get_iword_1 (m68kpc_offset);
447 m68kpc_offset += 2;
448 sprintf (buffer,"#$%02x", (unsigned int)(offset & 0xff));
449 break;
450 case imm1:
451 offset = (uae_s32)(uae_s16)get_iword_1 (m68kpc_offset);
452 m68kpc_offset += 2;
453 sprintf (buffer,"#$%04x", (unsigned int)(offset & 0xffff));
454 break;
455 case imm2:
456 offset = (uae_s32)get_ilong_1 (m68kpc_offset);
457 m68kpc_offset += 4;
458 sprintf (buffer,"#$%08lx", (unsigned long)offset);
459 break;
460 case immi:
461 offset = (uae_s32)(uae_s8)(reg & 0xff);
462 sprintf (buffer,"#$%08lx", (unsigned long)offset);
463 break;
464 default:
465 break;
466 }
467 if (buf == 0)
468 printf ("%s", buffer);
469 else
470 strcat (buf, buffer);
471 return offset;
472 }
473
474 /* The plan is that this will take over the job of exception 3 handling -
475 * the CPU emulation functions will just do a longjmp to m68k_go whenever
476 * they hit an odd address. */
477 static int verify_ea (int reg, amodes mode, wordsizes size, uae_u32 *val)
478 {
479 uae_u16 dp;
480 uae_s8 disp8;
481 uae_s16 disp16;
482 int r;
483 uae_u32 dispreg;
484 uaecptr addr;
485 uae_s32 offset = 0;
486
487 switch (mode){
488 case Dreg:
489 *val = m68k_dreg (regs, reg);
490 return 1;
491 case Areg:
492 *val = m68k_areg (regs, reg);
493 return 1;
494
495 case Aind:
496 case Aipi:
497 addr = m68k_areg (regs, reg);
498 break;
499 case Apdi:
500 addr = m68k_areg (regs, reg);
501 break;
502 case Ad16:
503 disp16 = get_iword_1 (m68kpc_offset); m68kpc_offset += 2;
504 addr = m68k_areg(regs,reg) + (uae_s16)disp16;
505 break;
506 case Ad8r:
507 addr = m68k_areg (regs, reg);
508 d8r_common:
509 dp = get_iword_1 (m68kpc_offset); m68kpc_offset += 2;
510 disp8 = dp & 0xFF;
511 r = (dp & 0x7000) >> 12;
512 dispreg = dp & 0x8000 ? m68k_areg(regs,r) : m68k_dreg(regs,r);
513 if (!(dp & 0x800)) dispreg = (uae_s32)(uae_s16)(dispreg);
514 dispreg <<= (dp >> 9) & 3;
515
516 if (dp & 0x100) {
517 uae_s32 outer = 0, disp = 0;
518 uae_s32 base = addr;
519 if (dp & 0x80) base = 0;
520 if (dp & 0x40) dispreg = 0;
521 if ((dp & 0x30) == 0x20) { disp = (uae_s32)(uae_s16)get_iword_1 (m68kpc_offset); m68kpc_offset += 2; }
522 if ((dp & 0x30) == 0x30) { disp = get_ilong_1 (m68kpc_offset); m68kpc_offset += 4; }
523 base += disp;
524
525 if ((dp & 0x3) == 0x2) { outer = (uae_s32)(uae_s16)get_iword_1 (m68kpc_offset); m68kpc_offset += 2; }
526 if ((dp & 0x3) == 0x3) { outer = get_ilong_1 (m68kpc_offset); m68kpc_offset += 4; }
527
528 if (!(dp & 4)) base += dispreg;
529 if (dp & 3) base = get_long (base);
530 if (dp & 4) base += dispreg;
531
532 addr = base + outer;
533 } else {
534 addr += (uae_s32)((uae_s8)disp8) + dispreg;
535 }
536 break;
537 case PC16:
538 addr = m68k_getpc () + m68kpc_offset;
539 disp16 = get_iword_1 (m68kpc_offset); m68kpc_offset += 2;
540 addr += (uae_s16)disp16;
541 break;
542 case PC8r:
543 addr = m68k_getpc () + m68kpc_offset;
544 goto d8r_common;
545 case absw:
546 addr = (uae_s32)(uae_s16)get_iword_1 (m68kpc_offset);
547 m68kpc_offset += 2;
548 break;
549 case absl:
550 addr = get_ilong_1 (m68kpc_offset);
551 m68kpc_offset += 4;
552 break;
553 case imm:
554 switch (size){
555 case sz_byte:
556 *val = get_iword_1 (m68kpc_offset) & 0xff;
557 m68kpc_offset += 2;
558 break;
559 case sz_word:
560 *val = get_iword_1 (m68kpc_offset) & 0xffff;
561 m68kpc_offset += 2;
562 break;
563 case sz_long:
564 *val = get_ilong_1 (m68kpc_offset);
565 m68kpc_offset += 4;
566 break;
567 default:
568 break;
569 }
570 return 1;
571 case imm0:
572 *val = (uae_s32)(uae_s8)get_iword_1 (m68kpc_offset);
573 m68kpc_offset += 2;
574 return 1;
575 case imm1:
576 *val = (uae_s32)(uae_s16)get_iword_1 (m68kpc_offset);
577 m68kpc_offset += 2;
578 return 1;
579 case imm2:
580 *val = get_ilong_1 (m68kpc_offset);
581 m68kpc_offset += 4;
582 return 1;
583 case immi:
584 *val = (uae_s32)(uae_s8)(reg & 0xff);
585 return 1;
586 default:
587 addr = 0;
588 break;
589 }
590 if ((addr & 1) == 0)
591 return 1;
592
593 last_addr_for_exception_3 = m68k_getpc () + m68kpc_offset;
594 last_fault_for_exception_3 = addr;
595 return 0;
596 }
597
598 uae_u32 get_disp_ea_020 (uae_u32 base, uae_u32 dp)
599 {
600 int reg = (dp >> 12) & 15;
601 uae_s32 regd = regs.regs[reg];
602 if ((dp & 0x800) == 0)
603 regd = (uae_s32)(uae_s16)regd;
604 regd <<= (dp >> 9) & 3;
605 if (dp & 0x100) {
606 uae_s32 outer = 0;
607 if (dp & 0x80) base = 0;
608 if (dp & 0x40) regd = 0;
609
610 if ((dp & 0x30) == 0x20) base += (uae_s32)(uae_s16)next_iword();
611 if ((dp & 0x30) == 0x30) base += next_ilong();
612
613 if ((dp & 0x3) == 0x2) outer = (uae_s32)(uae_s16)next_iword();
614 if ((dp & 0x3) == 0x3) outer = next_ilong();
615
616 if ((dp & 0x4) == 0) base += regd;
617 if (dp & 0x3) base = get_long (base);
618 if (dp & 0x4) base += regd;
619
620 return base + outer;
621 } else {
622 return base + (uae_s32)((uae_s8)dp) + regd;
623 }
624 }
625
626 uae_u32 get_disp_ea_000 (uae_u32 base, uae_u32 dp)
627 {
628 int reg = (dp >> 12) & 15;
629 uae_s32 regd = regs.regs[reg];
630 #if 1
631 if ((dp & 0x800) == 0)
632 regd = (uae_s32)(uae_s16)regd;
633 return base + (uae_s8)dp + regd;
634 #else
635 /* Branch-free code... benchmark this again now that
636 * things are no longer inline. */
637 uae_s32 regd16;
638 uae_u32 mask;
639 mask = ((dp & 0x800) >> 11) - 1;
640 regd16 = (uae_s32)(uae_s16)regd;
641 regd16 &= mask;
642 mask = ~mask;
643 base += (uae_s8)dp;
644 regd &= mask;
645 regd |= regd16;
646 return base + regd;
647 #endif
648 }
649
650 void MakeSR (void)
651 {
652 #if 0
653 assert((regs.t1 & 1) == regs.t1);
654 assert((regs.t0 & 1) == regs.t0);
655 assert((regs.s & 1) == regs.s);
656 assert((regs.m & 1) == regs.m);
657 assert((XFLG & 1) == XFLG);
658 assert((NFLG & 1) == NFLG);
659 assert((ZFLG & 1) == ZFLG);
660 assert((VFLG & 1) == VFLG);
661 assert((CFLG & 1) == CFLG);
662 #endif
663 regs.sr = ((regs.t1 << 15) | (regs.t0 << 14)
664 | (regs.s << 13) | (regs.m << 12) | (regs.intmask << 8)
665 | (GET_XFLG << 4) | (GET_NFLG << 3) | (GET_ZFLG << 2) | (GET_VFLG << 1)
666 | GET_CFLG);
667 }
668
669 void MakeFromSR (void)
670 {
671 int oldm = regs.m;
672 int olds = regs.s;
673
674 regs.t1 = (regs.sr >> 15) & 1;
675 regs.t0 = (regs.sr >> 14) & 1;
676 regs.s = (regs.sr >> 13) & 1;
677 regs.m = (regs.sr >> 12) & 1;
678 regs.intmask = (regs.sr >> 8) & 7;
679 SET_XFLG ((regs.sr >> 4) & 1);
680 SET_NFLG ((regs.sr >> 3) & 1);
681 SET_ZFLG ((regs.sr >> 2) & 1);
682 SET_VFLG ((regs.sr >> 1) & 1);
683 SET_CFLG (regs.sr & 1);
684 if (CPUType >= 2) {
685 if (olds != regs.s) {
686 if (olds) {
687 if (oldm)
688 regs.msp = m68k_areg(regs, 7);
689 else
690 regs.isp = m68k_areg(regs, 7);
691 m68k_areg(regs, 7) = regs.usp;
692 } else {
693 regs.usp = m68k_areg(regs, 7);
694 m68k_areg(regs, 7) = regs.m ? regs.msp : regs.isp;
695 }
696 } else if (olds && oldm != regs.m) {
697 if (oldm) {
698 regs.msp = m68k_areg(regs, 7);
699 m68k_areg(regs, 7) = regs.isp;
700 } else {
701 regs.isp = m68k_areg(regs, 7);
702 m68k_areg(regs, 7) = regs.msp;
703 }
704 }
705 } else {
706 if (olds != regs.s) {
707 if (olds) {
708 regs.isp = m68k_areg(regs, 7);
709 m68k_areg(regs, 7) = regs.usp;
710 } else {
711 regs.usp = m68k_areg(regs, 7);
712 m68k_areg(regs, 7) = regs.isp;
713 }
714 }
715 }
716
717 SPCFLAGS_SET( SPCFLAG_INT );
718 if (regs.t1 || regs.t0)
719 SPCFLAGS_SET( SPCFLAG_TRACE );
720 else
721 /* Keep SPCFLAG_DOTRACE, we still want a trace exception for
722 SR-modifying instructions (including STOP). */
723 SPCFLAGS_CLEAR( SPCFLAG_TRACE );
724 }
725
726 void Exception(int nr, uaecptr oldpc)
727 {
728 uae_u32 currpc = m68k_getpc ();
729 MakeSR();
730 if (!regs.s) {
731 regs.usp = m68k_areg(regs, 7);
732 if (CPUType >= 2)
733 m68k_areg(regs, 7) = regs.m ? regs.msp : regs.isp;
734 else
735 m68k_areg(regs, 7) = regs.isp;
736 regs.s = 1;
737 }
738 if (CPUType > 0) {
739 if (nr == 2 || nr == 3) {
740 int i;
741 /* @@@ this is probably wrong (?) */
742 for (i = 0 ; i < 12 ; i++) {
743 m68k_areg(regs, 7) -= 2;
744 put_word (m68k_areg(regs, 7), 0);
745 }
746 m68k_areg(regs, 7) -= 2;
747 put_word (m68k_areg(regs, 7), 0xa000 + nr * 4);
748 } else if (nr ==5 || nr == 6 || nr == 7 || nr == 9) {
749 m68k_areg(regs, 7) -= 4;
750 put_long (m68k_areg(regs, 7), oldpc);
751 m68k_areg(regs, 7) -= 2;
752 put_word (m68k_areg(regs, 7), 0x2000 + nr * 4);
753 } else if (regs.m && nr >= 24 && nr < 32) {
754 m68k_areg(regs, 7) -= 2;
755 put_word (m68k_areg(regs, 7), nr * 4);
756 m68k_areg(regs, 7) -= 4;
757 put_long (m68k_areg(regs, 7), currpc);
758 m68k_areg(regs, 7) -= 2;
759 put_word (m68k_areg(regs, 7), regs.sr);
760 regs.sr |= (1 << 13);
761 regs.msp = m68k_areg(regs, 7);
762 m68k_areg(regs, 7) = regs.isp;
763 m68k_areg(regs, 7) -= 2;
764 put_word (m68k_areg(regs, 7), 0x1000 + nr * 4);
765 } else {
766 m68k_areg(regs, 7) -= 2;
767 put_word (m68k_areg(regs, 7), nr * 4);
768 }
769 } else {
770 if (nr == 2 || nr == 3) {
771 m68k_areg(regs, 7) -= 12;
772 /* ??????? */
773 if (nr == 3) {
774 put_long (m68k_areg(regs, 7), last_fault_for_exception_3);
775 put_word (m68k_areg(regs, 7)+4, last_op_for_exception_3);
776 put_long (m68k_areg(regs, 7)+8, last_addr_for_exception_3);
777 }
778 write_log ("Exception!\n");
779 goto kludge_me_do;
780 }
781 }
782 m68k_areg(regs, 7) -= 4;
783 put_long (m68k_areg(regs, 7), currpc);
784 kludge_me_do:
785 m68k_areg(regs, 7) -= 2;
786 put_word (m68k_areg(regs, 7), regs.sr);
787 m68k_setpc (get_long (regs.vbr + 4*nr));
788 SPCFLAGS_SET( SPCFLAG_JIT_END_COMPILE );
789 fill_prefetch_0 ();
790 regs.t1 = regs.t0 = regs.m = 0;
791 SPCFLAGS_CLEAR( SPCFLAG_TRACE | SPCFLAG_DOTRACE );
792 }
793
794 static void Interrupt(int nr)
795 {
796 assert(nr < 8 && nr >= 0);
797 lastint_regs = regs;
798 lastint_no = nr;
799 Exception(nr+24, 0);
800
801 regs.intmask = nr;
802 SPCFLAGS_SET( SPCFLAG_INT );
803 }
804
805 static int caar, cacr, tc, itt0, itt1, dtt0, dtt1, mmusr, urp, srp;
806
807 int m68k_move2c (int regno, uae_u32 *regp)
808 {
809 if ((CPUType == 1 && (regno & 0x7FF) > 1)
810 || (CPUType < 4 && (regno & 0x7FF) > 2)
811 || (CPUType == 4 && regno == 0x802))
812 {
813 op_illg (0x4E7B);
814 return 0;
815 } else {
816 switch (regno) {
817 case 0: regs.sfc = *regp & 7; break;
818 case 1: regs.dfc = *regp & 7; break;
819 case 2: cacr = *regp & (CPUType < 4 ? 0x3 : 0x80008000); break;
820 case 3: tc = *regp & 0xc000; break;
821 case 4: itt0 = *regp & 0xffffe364; break;
822 case 5: itt1 = *regp & 0xffffe364; break;
823 case 6: dtt0 = *regp & 0xffffe364; break;
824 case 7: dtt1 = *regp & 0xffffe364; break;
825 case 0x800: regs.usp = *regp; break;
826 case 0x801: regs.vbr = *regp; break;
827 case 0x802: caar = *regp &0xfc; break;
828 case 0x803: regs.msp = *regp; if (regs.m == 1) m68k_areg(regs, 7) = regs.msp; break;
829 case 0x804: regs.isp = *regp; if (regs.m == 0) m68k_areg(regs, 7) = regs.isp; break;
830 case 0x805: mmusr = *regp; break;
831 case 0x806: urp = *regp; break;
832 case 0x807: srp = *regp; break;
833 default:
834 op_illg (0x4E7B);
835 return 0;
836 }
837 }
838 return 1;
839 }
840
841 int m68k_movec2 (int regno, uae_u32 *regp)
842 {
843 if ((CPUType == 1 && (regno & 0x7FF) > 1)
844 || (CPUType < 4 && (regno & 0x7FF) > 2)
845 || (CPUType == 4 && regno == 0x802))
846 {
847 op_illg (0x4E7A);
848 return 0;
849 } else {
850 switch (regno) {
851 case 0: *regp = regs.sfc; break;
852 case 1: *regp = regs.dfc; break;
853 case 2: *regp = cacr; break;
854 case 3: *regp = tc; break;
855 case 4: *regp = itt0; break;
856 case 5: *regp = itt1; break;
857 case 6: *regp = dtt0; break;
858 case 7: *regp = dtt1; break;
859 case 0x800: *regp = regs.usp; break;
860 case 0x801: *regp = regs.vbr; break;
861 case 0x802: *regp = caar; break;
862 case 0x803: *regp = regs.m == 1 ? m68k_areg(regs, 7) : regs.msp; break;
863 case 0x804: *regp = regs.m == 0 ? m68k_areg(regs, 7) : regs.isp; break;
864 case 0x805: *regp = mmusr; break;
865 case 0x806: *regp = urp; break;
866 case 0x807: *regp = srp; break;
867 default:
868 op_illg (0x4E7A);
869 return 0;
870 }
871 }
872 return 1;
873 }
874
875 static __inline__ int
876 div_unsigned(uae_u32 src_hi, uae_u32 src_lo, uae_u32 div, uae_u32 *quot, uae_u32 *rem)
877 {
878 uae_u32 q = 0, cbit = 0;
879 int i;
880
881 if (div <= src_hi) {
882 return 1;
883 }
884 for (i = 0 ; i < 32 ; i++) {
885 cbit = src_hi & 0x80000000ul;
886 src_hi <<= 1;
887 if (src_lo & 0x80000000ul) src_hi++;
888 src_lo <<= 1;
889 q = q << 1;
890 if (cbit || div <= src_hi) {
891 q |= 1;
892 src_hi -= div;
893 }
894 }
895 *quot = q;
896 *rem = src_hi;
897 return 0;
898 }
899
900 void m68k_divl (uae_u32 opcode, uae_u32 src, uae_u16 extra, uaecptr oldpc)
901 {
902 #if defined(uae_s64)
903 if (src == 0) {
904 Exception (5, oldpc);
905 return;
906 }
907 if (extra & 0x800) {
908 /* signed variant */
909 uae_s64 a = (uae_s64)(uae_s32)m68k_dreg(regs, (extra >> 12) & 7);
910 uae_s64 quot, rem;
911
912 if (extra & 0x400) {
913 a &= 0xffffffffu;
914 a |= (uae_s64)m68k_dreg(regs, extra & 7) << 32;
915 }
916 rem = a % (uae_s64)(uae_s32)src;
917 quot = a / (uae_s64)(uae_s32)src;
918 if ((quot & UVAL64(0xffffffff80000000)) != 0
919 && (quot & UVAL64(0xffffffff80000000)) != UVAL64(0xffffffff80000000))
920 {
921 SET_VFLG (1);
922 SET_NFLG (1);
923 SET_CFLG (0);
924 } else {
925 if (((uae_s32)rem < 0) != ((uae_s64)a < 0)) rem = -rem;
926 SET_VFLG (0);
927 SET_CFLG (0);
928 SET_ZFLG (((uae_s32)quot) == 0);
929 SET_NFLG (((uae_s32)quot) < 0);
930 m68k_dreg(regs, extra & 7) = rem;
931 m68k_dreg(regs, (extra >> 12) & 7) = quot;
932 }
933 } else {
934 /* unsigned */
935 uae_u64 a = (uae_u64)(uae_u32)m68k_dreg(regs, (extra >> 12) & 7);
936 uae_u64 quot, rem;
937
938 if (extra & 0x400) {
939 a &= 0xffffffffu;
940 a |= (uae_u64)m68k_dreg(regs, extra & 7) << 32;
941 }
942 rem = a % (uae_u64)src;
943 quot = a / (uae_u64)src;
944 if (quot > 0xffffffffu) {
945 SET_VFLG (1);
946 SET_NFLG (1);
947 SET_CFLG (0);
948 } else {
949 SET_VFLG (0);
950 SET_CFLG (0);
951 SET_ZFLG (((uae_s32)quot) == 0);
952 SET_NFLG (((uae_s32)quot) < 0);
953 m68k_dreg(regs, extra & 7) = rem;
954 m68k_dreg(regs, (extra >> 12) & 7) = quot;
955 }
956 }
957 #else
958 if (src == 0) {
959 Exception (5, oldpc);
960 return;
961 }
962 if (extra & 0x800) {
963 /* signed variant */
964 uae_s32 lo = (uae_s32)m68k_dreg(regs, (extra >> 12) & 7);
965 uae_s32 hi = lo < 0 ? -1 : 0;
966 uae_s32 save_high;
967 uae_u32 quot, rem;
968 uae_u32 sign;
969
970 if (extra & 0x400) {
971 hi = (uae_s32)m68k_dreg(regs, extra & 7);
972 }
973 save_high = hi;
974 sign = (hi ^ src);
975 if (hi < 0) {
976 hi = ~hi;
977 lo = -lo;
978 if (lo == 0) hi++;
979 }
980 if ((uae_s32)src < 0) src = -src;
981 if (div_unsigned(hi, lo, src, &quot, &rem) ||
982 (sign & 0x80000000) ? quot > 0x80000000 : quot > 0x7fffffff) {
983 SET_VFLG (1);
984 SET_NFLG (1);
985 SET_CFLG (0);
986 } else {
987 if (sign & 0x80000000) quot = -quot;
988 if (((uae_s32)rem < 0) != (save_high < 0)) rem = -rem;
989 SET_VFLG (0);
990 SET_CFLG (0);
991 SET_ZFLG (((uae_s32)quot) == 0);
992 SET_NFLG (((uae_s32)quot) < 0);
993 m68k_dreg(regs, extra & 7) = rem;
994 m68k_dreg(regs, (extra >> 12) & 7) = quot;
995 }
996 } else {
997 /* unsigned */
998 uae_u32 lo = (uae_u32)m68k_dreg(regs, (extra >> 12) & 7);
999 uae_u32 hi = 0;
1000 uae_u32 quot, rem;
1001
1002 if (extra & 0x400) {
1003 hi = (uae_u32)m68k_dreg(regs, extra & 7);
1004 }
1005 if (div_unsigned(hi, lo, src, &quot, &rem)) {
1006 SET_VFLG (1);
1007 SET_NFLG (1);
1008 SET_CFLG (0);
1009 } else {
1010 SET_VFLG (0);
1011 SET_CFLG (0);
1012 SET_ZFLG (((uae_s32)quot) == 0);
1013 SET_NFLG (((uae_s32)quot) < 0);
1014 m68k_dreg(regs, extra & 7) = rem;
1015 m68k_dreg(regs, (extra >> 12) & 7) = quot;
1016 }
1017 }
1018 #endif
1019 }
1020
1021 static __inline__ void
1022 mul_unsigned(uae_u32 src1, uae_u32 src2, uae_u32 *dst_hi, uae_u32 *dst_lo)
1023 {
1024 uae_u32 r0 = (src1 & 0xffff) * (src2 & 0xffff);
1025 uae_u32 r1 = ((src1 >> 16) & 0xffff) * (src2 & 0xffff);
1026 uae_u32 r2 = (src1 & 0xffff) * ((src2 >> 16) & 0xffff);
1027 uae_u32 r3 = ((src1 >> 16) & 0xffff) * ((src2 >> 16) & 0xffff);
1028 uae_u32 lo;
1029
1030 lo = r0 + ((r1 << 16) & 0xffff0000ul);
1031 if (lo < r0) r3++;
1032 r0 = lo;
1033 lo = r0 + ((r2 << 16) & 0xffff0000ul);
1034 if (lo < r0) r3++;
1035 r3 += ((r1 >> 16) & 0xffff) + ((r2 >> 16) & 0xffff);
1036 *dst_lo = lo;
1037 *dst_hi = r3;
1038 }
1039
1040 void m68k_mull (uae_u32 opcode, uae_u32 src, uae_u16 extra)
1041 {
1042 #if defined(uae_s64)
1043 if (extra & 0x800) {
1044 /* signed variant */
1045 uae_s64 a = (uae_s64)(uae_s32)m68k_dreg(regs, (extra >> 12) & 7);
1046
1047 a *= (uae_s64)(uae_s32)src;
1048 SET_VFLG (0);
1049 SET_CFLG (0);
1050 SET_ZFLG (a == 0);
1051 SET_NFLG (a < 0);
1052 if (extra & 0x400)
1053 m68k_dreg(regs, extra & 7) = a >> 32;
1054 else if ((a & UVAL64(0xffffffff80000000)) != 0
1055 && (a & UVAL64(0xffffffff80000000)) != UVAL64(0xffffffff80000000))
1056 {
1057 SET_VFLG (1);
1058 }
1059 m68k_dreg(regs, (extra >> 12) & 7) = (uae_u32)a;
1060 } else {
1061 /* unsigned */
1062 uae_u64 a = (uae_u64)(uae_u32)m68k_dreg(regs, (extra >> 12) & 7);
1063
1064 a *= (uae_u64)src;
1065 SET_VFLG (0);
1066 SET_CFLG (0);
1067 SET_ZFLG (a == 0);
1068 SET_NFLG (((uae_s64)a) < 0);
1069 if (extra & 0x400)
1070 m68k_dreg(regs, extra & 7) = a >> 32;
1071 else if ((a & UVAL64(0xffffffff00000000)) != 0) {
1072 SET_VFLG (1);
1073 }
1074 m68k_dreg(regs, (extra >> 12) & 7) = (uae_u32)a;
1075 }
1076 #else
1077 if (extra & 0x800) {
1078 /* signed variant */
1079 uae_s32 src1,src2;
1080 uae_u32 dst_lo,dst_hi;
1081 uae_u32 sign;
1082
1083 src1 = (uae_s32)src;
1084 src2 = (uae_s32)m68k_dreg(regs, (extra >> 12) & 7);
1085 sign = (src1 ^ src2);
1086 if (src1 < 0) src1 = -src1;
1087 if (src2 < 0) src2 = -src2;
1088 mul_unsigned((uae_u32)src1,(uae_u32)src2,&dst_hi,&dst_lo);
1089 if (sign & 0x80000000) {
1090 dst_hi = ~dst_hi;
1091 dst_lo = -dst_lo;
1092 if (dst_lo == 0) dst_hi++;
1093 }
1094 SET_VFLG (0);
1095 SET_CFLG (0);
1096 SET_ZFLG (dst_hi == 0 && dst_lo == 0);
1097 SET_NFLG (((uae_s32)dst_hi) < 0);
1098 if (extra & 0x400)
1099 m68k_dreg(regs, extra & 7) = dst_hi;
1100 else if ((dst_hi != 0 || (dst_lo & 0x80000000) != 0)
1101 && ((dst_hi & 0xffffffff) != 0xffffffff
1102 || (dst_lo & 0x80000000) != 0x80000000))
1103 {
1104 SET_VFLG (1);
1105 }
1106 m68k_dreg(regs, (extra >> 12) & 7) = dst_lo;
1107 } else {
1108 /* unsigned */
1109 uae_u32 dst_lo,dst_hi;
1110
1111 mul_unsigned(src,(uae_u32)m68k_dreg(regs, (extra >> 12) & 7),&dst_hi,&dst_lo);
1112
1113 SET_VFLG (0);
1114 SET_CFLG (0);
1115 SET_ZFLG (dst_hi == 0 && dst_lo == 0);
1116 SET_NFLG (((uae_s32)dst_hi) < 0);
1117 if (extra & 0x400)
1118 m68k_dreg(regs, extra & 7) = dst_hi;
1119 else if (dst_hi != 0) {
1120 SET_VFLG (1);
1121 }
1122 m68k_dreg(regs, (extra >> 12) & 7) = dst_lo;
1123 }
1124 #endif
1125 }
1126 static char* ccnames[] =
1127 { "T ","F ","HI","LS","CC","CS","NE","EQ",
1128 "VC","VS","PL","MI","GE","LT","GT","LE" };
1129
1130 // If value is greater than zero, this means we are still processing an EmulOp
1131 // because the counter is incremented only in m68k_execute(), i.e. interpretive
1132 // execution only
1133 static int m68k_execute_depth = 0;
1134
1135 void m68k_reset (void)
1136 {
1137 m68k_areg (regs, 7) = 0x2000;
1138 m68k_setpc (ROMBaseMac + 0x2a);
1139 fill_prefetch_0 ();
1140 regs.s = 1;
1141 regs.m = 0;
1142 regs.stopped = 0;
1143 regs.t1 = 0;
1144 regs.t0 = 0;
1145 SET_ZFLG (0);
1146 SET_XFLG (0);
1147 SET_CFLG (0);
1148 SET_VFLG (0);
1149 SET_NFLG (0);
1150 SPCFLAGS_INIT( 0 );
1151 regs.intmask = 7;
1152 regs.vbr = regs.sfc = regs.dfc = 0;
1153 fpu_reset();
1154
1155 #if FLIGHT_RECORDER
1156 #if ENABLE_MON
1157 if (log_ptr == -1) {
1158 // Install "log" command in mon
1159 mon_add_command("log", dump_log, "log Dump m68k emulation log\n");
1160 }
1161 #endif
1162 log_ptr = 0;
1163 memset(log, 0, sizeof(log));
1164 #endif
1165 }
1166
1167 void m68k_emulop_return(void)
1168 {
1169 SPCFLAGS_SET( SPCFLAG_BRK );
1170 quit_program = 1;
1171 }
1172
1173 void m68k_emulop(uae_u32 opcode)
1174 {
1175 struct M68kRegisters r;
1176 int i;
1177
1178 for (i=0; i<8; i++) {
1179 r.d[i] = m68k_dreg(regs, i);
1180 r.a[i] = m68k_areg(regs, i);
1181 }
1182 MakeSR();
1183 r.sr = regs.sr;
1184 EmulOp(opcode, &r);
1185 for (i=0; i<8; i++) {
1186 m68k_dreg(regs, i) = r.d[i];
1187 m68k_areg(regs, i) = r.a[i];
1188 }
1189 regs.sr = r.sr;
1190 MakeFromSR();
1191 }
1192
1193 cpuop_rettype REGPARAM2 op_illg (uae_u32 opcode)
1194 {
1195 uaecptr pc = m68k_getpc ();
1196
1197 if ((opcode & 0xF000) == 0xA000) {
1198 Exception(0xA,0);
1199 cpuop_return(CFLOW_TRAP);
1200 }
1201
1202 if ((opcode & 0xF000) == 0xF000) {
1203 Exception(0xB,0);
1204 cpuop_return(CFLOW_TRAP);
1205 }
1206
1207 write_log ("Illegal instruction: %04x at %08lx\n", opcode, pc);
1208
1209 Exception (4,0);
1210 cpuop_return(CFLOW_TRAP);
1211 }
1212
1213 void mmu_op(uae_u32 opcode, uae_u16 extra)
1214 {
1215 if ((opcode & 0xFE0) == 0x0500) {
1216 /* PFLUSH */
1217 mmusr = 0;
1218 } else if ((opcode & 0x0FD8) == 0x548) {
1219 /* PTEST */
1220 } else
1221 op_illg (opcode);
1222 }
1223
1224 static int n_insns = 0, n_spcinsns = 0;
1225
1226 static uaecptr last_trace_ad = 0;
1227
1228 static void do_trace (void)
1229 {
1230 if (regs.t0 && CPUType >= 2) {
1231 uae_u16 opcode;
1232 /* should also include TRAP, CHK, SR modification FPcc */
1233 /* probably never used so why bother */
1234 /* We can afford this to be inefficient... */
1235 m68k_setpc (m68k_getpc ());
1236 fill_prefetch_0 ();
1237 opcode = get_word(m68k_getpc());
1238 if (opcode == 0x4e72 /* RTE */
1239 || opcode == 0x4e74 /* RTD */
1240 || opcode == 0x4e75 /* RTS */
1241 || opcode == 0x4e77 /* RTR */
1242 || opcode == 0x4e76 /* TRAPV */
1243 || (opcode & 0xffc0) == 0x4e80 /* JSR */
1244 || (opcode & 0xffc0) == 0x4ec0 /* JMP */
1245 || (opcode & 0xff00) == 0x6100 /* BSR */
1246 || ((opcode & 0xf000) == 0x6000 /* Bcc */
1247 && cctrue((opcode >> 8) & 0xf))
1248 || ((opcode & 0xf0f0) == 0x5050 /* DBcc */
1249 && !cctrue((opcode >> 8) & 0xf)
1250 && (uae_s16)m68k_dreg(regs, opcode & 7) != 0))
1251 {
1252 last_trace_ad = m68k_getpc ();
1253 SPCFLAGS_CLEAR( SPCFLAG_TRACE );
1254 SPCFLAGS_SET( SPCFLAG_DOTRACE );
1255 }
1256 } else if (regs.t1) {
1257 last_trace_ad = m68k_getpc ();
1258 SPCFLAGS_CLEAR( SPCFLAG_TRACE );
1259 SPCFLAGS_SET( SPCFLAG_DOTRACE );
1260 }
1261 }
1262
1263 int m68k_do_specialties (void)
1264 {
1265 if (SPCFLAGS_TEST( SPCFLAG_DOTRACE )) {
1266 Exception (9,last_trace_ad);
1267 }
1268 while (SPCFLAGS_TEST( SPCFLAG_STOP )) {
1269 if (SPCFLAGS_TEST( SPCFLAG_INT | SPCFLAG_DOINT )){
1270 SPCFLAGS_CLEAR( SPCFLAG_INT | SPCFLAG_DOINT );
1271 int intr = intlev ();
1272 if (intr != -1 && intr > regs.intmask) {
1273 Interrupt (intr);
1274 regs.stopped = 0;
1275 SPCFLAGS_CLEAR( SPCFLAG_STOP );
1276 }
1277 }
1278 }
1279 if (SPCFLAGS_TEST( SPCFLAG_TRACE ))
1280 do_trace ();
1281
1282 if (SPCFLAGS_TEST( SPCFLAG_DOINT )) {
1283 SPCFLAGS_CLEAR( SPCFLAG_DOINT );
1284 int intr = intlev ();
1285 if (intr != -1 && intr > regs.intmask) {
1286 Interrupt (intr);
1287 regs.stopped = 0;
1288 }
1289 }
1290 if (SPCFLAGS_TEST( SPCFLAG_INT )) {
1291 SPCFLAGS_CLEAR( SPCFLAG_INT );
1292 SPCFLAGS_SET( SPCFLAG_DOINT );
1293 }
1294 if (SPCFLAGS_TEST( SPCFLAG_BRK )) {
1295 SPCFLAGS_CLEAR( SPCFLAG_BRK );
1296 return CFLOW_EXEC_RETURN;
1297 }
1298 return 0;
1299 }
1300
1301 void m68k_do_execute (void)
1302 {
1303 for (;;) {
1304 uae_u32 opcode = GET_OPCODE;
1305 #if FLIGHT_RECORDER
1306 record_step(m68k_getpc());
1307 #endif
1308 #ifdef X86_ASSEMBLY
1309 __asm__ __volatile__("\tpushl %%ebp\n\tcall *%%ebx\n\tpopl %%ebp" /* FIXME */
1310 : : "b" (cpufunctbl[opcode]), "a" (opcode)
1311 : "%edx", "%ecx", "%esi", "%edi", "%ebp", "memory", "cc");
1312 #else
1313 (*cpufunctbl[opcode])(opcode);
1314 #endif
1315 if (SPCFLAGS_TEST(SPCFLAG_ALL_BUT_EXEC_RETURN)) {
1316 if (m68k_do_specialties())
1317 return;
1318 }
1319 }
1320 }
1321
1322 void m68k_execute (void)
1323 {
1324 for (;;) {
1325 if (quit_program > 0) {
1326 if (quit_program == 1)
1327 break;
1328 quit_program = 0;
1329 m68k_reset ();
1330 }
1331 m68k_do_execute();
1332 }
1333 if (debugging) {
1334 uaecptr nextpc;
1335 m68k_dumpstate(&nextpc);
1336 exit(1);
1337 }
1338 }
1339
1340 static void m68k_verify (uaecptr addr, uaecptr *nextpc)
1341 {
1342 uae_u32 opcode, val;
1343 struct instr *dp;
1344
1345 opcode = get_iword_1(0);
1346 last_op_for_exception_3 = opcode;
1347 m68kpc_offset = 2;
1348
1349 if (cpufunctbl[cft_map (opcode)] == op_illg_1) {
1350 opcode = 0x4AFC;
1351 }
1352 dp = table68k + opcode;
1353
1354 if (dp->suse) {
1355 if (!verify_ea (dp->sreg, (amodes)dp->smode, (wordsizes)dp->size, &val)) {
1356 Exception (3, 0);
1357 return;
1358 }
1359 }
1360 if (dp->duse) {
1361 if (!verify_ea (dp->dreg, (amodes)dp->dmode, (wordsizes)dp->size, &val)) {
1362 Exception (3, 0);
1363 return;
1364 }
1365 }
1366 }
1367
1368 void m68k_disasm (uaecptr addr, uaecptr *nextpc, int cnt)
1369 {
1370 uaecptr newpc = 0;
1371 m68kpc_offset = addr - m68k_getpc ();
1372 while (cnt-- > 0) {
1373 char instrname[20],*ccpt;
1374 int opwords;
1375 uae_u32 opcode;
1376 struct mnemolookup *lookup;
1377 struct instr *dp;
1378 printf ("%08lx: ", m68k_getpc () + m68kpc_offset);
1379 for (opwords = 0; opwords < 5; opwords++){
1380 printf ("%04x ", get_iword_1 (m68kpc_offset + opwords*2));
1381 }
1382 opcode = get_iword_1 (m68kpc_offset);
1383 m68kpc_offset += 2;
1384 if (cpufunctbl[cft_map (opcode)] == op_illg_1) {
1385 opcode = 0x4AFC;
1386 }
1387 dp = table68k + opcode;
1388 for (lookup = lookuptab;lookup->mnemo != dp->mnemo; lookup++)
1389 ;
1390
1391 strcpy (instrname, lookup->name);
1392 ccpt = strstr (instrname, "cc");
1393 if (ccpt != 0) {
1394 strncpy (ccpt, ccnames[dp->cc], 2);
1395 }
1396 printf ("%s", instrname);
1397 switch (dp->size){
1398 case sz_byte: printf (".B "); break;
1399 case sz_word: printf (".W "); break;
1400 case sz_long: printf (".L "); break;
1401 default: printf (" "); break;
1402 }
1403
1404 if (dp->suse) {
1405 newpc = m68k_getpc () + m68kpc_offset;
1406 newpc += ShowEA (dp->sreg, (amodes)dp->smode, (wordsizes)dp->size, 0);
1407 }
1408 if (dp->suse && dp->duse)
1409 printf (",");
1410 if (dp->duse) {
1411 newpc = m68k_getpc () + m68kpc_offset;
1412 newpc += ShowEA (dp->dreg, (amodes)dp->dmode, (wordsizes)dp->size, 0);
1413 }
1414 if (ccpt != 0) {
1415 if (cctrue(dp->cc))
1416 printf (" == %08lx (TRUE)", newpc);
1417 else
1418 printf (" == %08lx (FALSE)", newpc);
1419 } else if ((opcode & 0xff00) == 0x6100) /* BSR */
1420 printf (" == %08lx", newpc);
1421 printf ("\n");
1422 }
1423 if (nextpc)
1424 *nextpc = m68k_getpc () + m68kpc_offset;
1425 }
1426
1427 void m68k_dumpstate (uaecptr *nextpc)
1428 {
1429 int i;
1430 for (i = 0; i < 8; i++){
1431 printf ("D%d: %08lx ", i, m68k_dreg(regs, i));
1432 if ((i & 3) == 3) printf ("\n");
1433 }
1434 for (i = 0; i < 8; i++){
1435 printf ("A%d: %08lx ", i, m68k_areg(regs, i));
1436 if ((i & 3) == 3) printf ("\n");
1437 }
1438 if (regs.s == 0) regs.usp = m68k_areg(regs, 7);
1439 if (regs.s && regs.m) regs.msp = m68k_areg(regs, 7);
1440 if (regs.s && regs.m == 0) regs.isp = m68k_areg(regs, 7);
1441 printf ("USP=%08lx ISP=%08lx MSP=%08lx VBR=%08lx\n",
1442 regs.usp,regs.isp,regs.msp,regs.vbr);
1443 printf ("T=%d%d S=%d M=%d X=%d N=%d Z=%d V=%d C=%d IMASK=%d\n",
1444 regs.t1, regs.t0, regs.s, regs.m,
1445 GET_XFLG, GET_NFLG, GET_ZFLG, GET_VFLG, GET_CFLG, regs.intmask);
1446 for (i = 0; i < 8; i++){
1447 printf ("FP%d: %g ", i, regs.fp[i]);
1448 if ((i & 3) == 3) printf ("\n");
1449 }
1450 printf ("N=%d Z=%d I=%d NAN=%d\n",
1451 (regs.fpsr & 0x8000000) != 0,
1452 (regs.fpsr & 0x4000000) != 0,
1453 (regs.fpsr & 0x2000000) != 0,
1454 (regs.fpsr & 0x1000000) != 0);
1455
1456 m68k_disasm(m68k_getpc (), nextpc, 1);
1457 if (nextpc)
1458 printf ("next PC: %08lx\n", *nextpc);
1459 }