ViewVC Help
View File | Revision Log | Show Annotations | Revision Graph | Root Listing
root/cebix/BasiliskII/src/uae_cpu/compiler/codegen_x86.cpp
(Generate patch)

Comparing BasiliskII/src/uae_cpu/compiler/codegen_x86.cpp (file contents):
Revision 1.6 by gbeauche, 2002-10-03T16:13:46Z vs.
Revision 1.35 by gbeauche, 2007-01-13T18:21:30Z

# Line 3 | Line 3
3   *
4   *  Original 68040 JIT compiler for UAE, copyright 2000-2002 Bernd Meyer
5   *
6 < *  Adaptation for Basilisk II and improvements, copyright 2000-2002
6 > *  Adaptation for Basilisk II and improvements, copyright 2000-2005
7   *    Gwenole Beauchesne
8   *
9 < *  Basilisk II (C) 1997-2002 Christian Bauer
9 > *  Basilisk II (C) 1997-2005 Christian Bauer
10 > *
11 > *  Portions related to CPU detection come from linux/arch/i386/kernel/setup.c
12   *  
13   *  This program is free software; you can redistribute it and/or modify
14   *  it under the terms of the GNU General Public License as published by
# Line 40 | Line 42
42   #define EBP_INDEX 5
43   #define ESI_INDEX 6
44   #define EDI_INDEX 7
45 + #if defined(__x86_64__)
46 + #define R8_INDEX  8
47 + #define R9_INDEX  9
48 + #define R10_INDEX 10
49 + #define R11_INDEX 11
50 + #define R12_INDEX 12
51 + #define R13_INDEX 13
52 + #define R14_INDEX 14
53 + #define R15_INDEX 15
54 + #endif
55 + /* XXX this has to match X86_Reg8H_Base + 4 */
56 + #define AH_INDEX (0x10+4+EAX_INDEX)
57 + #define CH_INDEX (0x10+4+ECX_INDEX)
58 + #define DH_INDEX (0x10+4+EDX_INDEX)
59 + #define BH_INDEX (0x10+4+EBX_INDEX)
60  
61   /* The register in which subroutines return an integer return value */
62 < #define REG_RESULT 0
62 > #define REG_RESULT EAX_INDEX
63  
64   /* The registers subroutines take their first and second argument in */
65   #if defined( _MSC_VER ) && !defined( USE_NORMAL_CALLING_CONVENTION )
66   /* Handle the _fastcall parameters of ECX and EDX */
67 < #define REG_PAR1 1
68 < #define REG_PAR2 2
67 > #define REG_PAR1 ECX_INDEX
68 > #define REG_PAR2 EDX_INDEX
69 > #elif defined(__x86_64__)
70 > #define REG_PAR1 EDI_INDEX
71 > #define REG_PAR2 ESI_INDEX
72   #else
73 < #define REG_PAR1 0
74 < #define REG_PAR2 2
73 > #define REG_PAR1 EAX_INDEX
74 > #define REG_PAR2 EDX_INDEX
75   #endif
76  
77 < /* Three registers that are not used for any of the above */
58 < #define REG_NOPAR1 6
59 < #define REG_NOPAR2 5
60 < #define REG_NOPAR3 3
61 <
62 < #define REG_PC_PRE 0 /* The register we use for preloading regs.pc_p */
77 > #define REG_PC_PRE EAX_INDEX /* The register we use for preloading regs.pc_p */
78   #if defined( _MSC_VER ) && !defined( USE_NORMAL_CALLING_CONVENTION )
79 < #define REG_PC_TMP 0
79 > #define REG_PC_TMP EAX_INDEX
80   #else
81 < #define REG_PC_TMP 1 /* Another register that is not the above */
81 > #define REG_PC_TMP ECX_INDEX /* Another register that is not the above */
82   #endif
83  
84 < #define SHIFTCOUNT_NREG 1  /* Register that can be used for shiftcount.
84 > #define SHIFTCOUNT_NREG ECX_INDEX  /* Register that can be used for shiftcount.
85                                -1 if any reg will do */
86 < #define MUL_NREG1 0 /* %eax will hold the low 32 bits after a 32x32 mul */
87 < #define MUL_NREG2 2 /* %edx will hold the high 32 bits */
86 > #define MUL_NREG1 EAX_INDEX /* %eax will hold the low 32 bits after a 32x32 mul */
87 > #define MUL_NREG2 EDX_INDEX /* %edx will hold the high 32 bits */
88 >
89 > #define STACK_ALIGN             16
90 > #define STACK_OFFSET    sizeof(void *)
91  
92   uae_s8 always_used[]={4,-1};
93 + #if defined(__x86_64__)
94 + uae_s8 can_byte[]={0,1,2,3,5,6,7,8,9,10,11,12,13,14,15,-1};
95 + uae_s8 can_word[]={0,1,2,3,5,6,7,8,9,10,11,12,13,14,15,-1};
96 + #else
97   uae_s8 can_byte[]={0,1,2,3,-1};
98   uae_s8 can_word[]={0,1,2,3,5,6,7,-1};
99 + #endif
100  
101 + #if USE_OPTIMIZED_CALLS
102 + /* Make sure interpretive core does not use cpuopti */
103 + uae_u8 call_saved[]={0,0,0,1,1,1,1,1};
104 + #error FIXME: code not ready
105 + #else
106   /* cpuopti mutate instruction handlers to assume registers are saved
107     by the caller */
108 < uae_u8 call_saved[]={0,0,0,0,1,0,0,0};
108 > uae_u8 call_saved[]={0,0,0,0,1,0,0,0,0,0,0,0,0,0,0,0};
109 > #endif
110  
111   /* This *should* be the same as call_saved. But:
112     - We might not really know which registers are saved, and which aren't,
# Line 86 | Line 115 | uae_u8 call_saved[]={0,0,0,0,1,0,0,0};
115     - Special registers (such like the stack pointer) should not be "preserved"
116       by pushing, even though they are "saved" across function calls
117   */
118 < uae_u8 need_to_preserve[]={1,1,1,1,0,1,1,1};
118 > #if defined(__x86_64__)
119 > /* callee-saved registers as defined by Linux AMD64 ABI: rbx, rbp, rsp, r12 - r15 */
120 > /* preserve r11 because it's generally used to hold pointers to functions */
121 > static const uae_u8 need_to_preserve[]={0,0,0,1,0,1,0,0,0,0,0,1,1,1,1,1};
122 > #else
123 > /* callee-saved registers as defined by System V IA-32 ABI: edi, esi, ebx, ebp */
124 > static const uae_u8 need_to_preserve[]={0,0,0,1,0,1,1,1};
125 > #endif
126  
127   /* Whether classes of instructions do or don't clobber the native flags */
128   #define CLOBBER_MOV
# Line 111 | Line 147 | uae_u8 need_to_preserve[]={1,1,1,1,0,1,1
147   #define CLOBBER_TEST clobber_flags()
148   #define CLOBBER_CL16
149   #define CLOBBER_CL8  
150 + #define CLOBBER_SE32
151   #define CLOBBER_SE16
152   #define CLOBBER_SE8
153 + #define CLOBBER_ZE32
154   #define CLOBBER_ZE16
155   #define CLOBBER_ZE8
156   #define CLOBBER_SW16 clobber_flags()
# Line 122 | Line 160 | uae_u8 need_to_preserve[]={1,1,1,1,0,1,1
160   #define CLOBBER_BT   clobber_flags()
161   #define CLOBBER_BSF  clobber_flags()
162  
163 + /* FIXME: disabled until that's proofread.  */
164 + #if defined(__x86_64__)
165 + #define USE_NEW_RTASM 1
166 + #endif
167 +
168 + #if USE_NEW_RTASM
169 +
170 + #if defined(__x86_64__)
171 + #define X86_TARGET_64BIT                1
172 + /* The address override prefix causes a 5 cycles penalty on Intel Core
173 +   processors. Another solution would be to decompose the load in an LEA,
174 +   MOV (to zero-extend), MOV (from memory): is it better? */
175 + #define ADDR32                                  x86_emit_byte(0x67),
176 + #else
177 + #define ADDR32                                  /**/
178 + #endif
179 + #define X86_FLAT_REGISTERS              0
180 + #define X86_OPTIMIZE_ALU                1
181 + #define X86_OPTIMIZE_ROTSHI             1
182 + #include "codegen_x86.h"
183 +
184 + #define x86_emit_byte(B)                emit_byte(B)
185 + #define x86_emit_word(W)                emit_word(W)
186 + #define x86_emit_long(L)                emit_long(L)
187 + #define x86_emit_quad(Q)                emit_quad(Q)
188 + #define x86_get_target()                get_target()
189 + #define x86_emit_failure(MSG)   jit_fail(MSG, __FILE__, __LINE__, __FUNCTION__)
190 +
191 + static void jit_fail(const char *msg, const char *file, int line, const char *function)
192 + {
193 +        fprintf(stderr, "JIT failure in function %s from file %s at line %d: %s\n",
194 +                        function, file, line, msg);
195 +        abort();
196 + }
197 +
198 + LOWFUNC(NONE,WRITE,1,raw_push_l_r,(R4 r))
199 + {
200 + #if defined(__x86_64__)
201 +        PUSHQr(r);
202 + #else
203 +        PUSHLr(r);
204 + #endif
205 + }
206 + LENDFUNC(NONE,WRITE,1,raw_push_l_r,(R4 r))
207 +
208 + LOWFUNC(NONE,READ,1,raw_pop_l_r,(R4 r))
209 + {
210 + #if defined(__x86_64__)
211 +        POPQr(r);
212 + #else
213 +        POPLr(r);
214 + #endif
215 + }
216 + LENDFUNC(NONE,READ,1,raw_pop_l_r,(R4 r))
217 +
218 + LOWFUNC(NONE,READ,1,raw_pop_l_m,(MEMW d))
219 + {
220 + #if defined(__x86_64__)
221 +        POPQm(d, X86_NOREG, X86_NOREG, 1);
222 + #else
223 +        POPLm(d, X86_NOREG, X86_NOREG, 1);
224 + #endif
225 + }
226 + LENDFUNC(NONE,READ,1,raw_pop_l_m,(MEMW d))
227 +
228 + LOWFUNC(WRITE,NONE,2,raw_bt_l_ri,(R4 r, IMM i))
229 + {
230 +        BTLir(i, r);
231 + }
232 + LENDFUNC(WRITE,NONE,2,raw_bt_l_ri,(R4 r, IMM i))
233 +
234 + LOWFUNC(WRITE,NONE,2,raw_bt_l_rr,(R4 r, R4 b))
235 + {
236 +        BTLrr(b, r);
237 + }
238 + LENDFUNC(WRITE,NONE,2,raw_bt_l_rr,(R4 r, R4 b))
239 +
240 + LOWFUNC(WRITE,NONE,2,raw_btc_l_ri,(RW4 r, IMM i))
241 + {
242 +        BTCLir(i, r);
243 + }
244 + LENDFUNC(WRITE,NONE,2,raw_btc_l_ri,(RW4 r, IMM i))
245 +
246 + LOWFUNC(WRITE,NONE,2,raw_btc_l_rr,(RW4 r, R4 b))
247 + {
248 +        BTCLrr(b, r);
249 + }
250 + LENDFUNC(WRITE,NONE,2,raw_btc_l_rr,(RW4 r, R4 b))
251 +
252 + LOWFUNC(WRITE,NONE,2,raw_btr_l_ri,(RW4 r, IMM i))
253 + {
254 +        BTRLir(i, r);
255 + }
256 + LENDFUNC(WRITE,NONE,2,raw_btr_l_ri,(RW4 r, IMM i))
257 +
258 + LOWFUNC(WRITE,NONE,2,raw_btr_l_rr,(RW4 r, R4 b))
259 + {
260 +        BTRLrr(b, r);
261 + }
262 + LENDFUNC(WRITE,NONE,2,raw_btr_l_rr,(RW4 r, R4 b))
263 +
264 + LOWFUNC(WRITE,NONE,2,raw_bts_l_ri,(RW4 r, IMM i))
265 + {
266 +        BTSLir(i, r);
267 + }
268 + LENDFUNC(WRITE,NONE,2,raw_bts_l_ri,(RW4 r, IMM i))
269 +
270 + LOWFUNC(WRITE,NONE,2,raw_bts_l_rr,(RW4 r, R4 b))
271 + {
272 +        BTSLrr(b, r);
273 + }
274 + LENDFUNC(WRITE,NONE,2,raw_bts_l_rr,(RW4 r, R4 b))
275 +
276 + LOWFUNC(WRITE,NONE,2,raw_sub_w_ri,(RW2 d, IMM i))
277 + {
278 +        SUBWir(i, d);
279 + }
280 + LENDFUNC(WRITE,NONE,2,raw_sub_w_ri,(RW2 d, IMM i))
281 +
282 + LOWFUNC(NONE,READ,2,raw_mov_l_rm,(W4 d, MEMR s))
283 + {
284 +        MOVLmr(s, X86_NOREG, X86_NOREG, 1, d);
285 + }
286 + LENDFUNC(NONE,READ,2,raw_mov_l_rm,(W4 d, MEMR s))
287 +
288 + LOWFUNC(NONE,WRITE,2,raw_mov_l_mi,(MEMW d, IMM s))
289 + {
290 +        MOVLim(s, d, X86_NOREG, X86_NOREG, 1);
291 + }
292 + LENDFUNC(NONE,WRITE,2,raw_mov_l_mi,(MEMW d, IMM s))
293 +
294 + LOWFUNC(NONE,WRITE,2,raw_mov_w_mi,(MEMW d, IMM s))
295 + {
296 +        MOVWim(s, d, X86_NOREG, X86_NOREG, 1);
297 + }
298 + LENDFUNC(NONE,WRITE,2,raw_mov_w_mi,(MEMW d, IMM s))
299 +
300 + LOWFUNC(NONE,WRITE,2,raw_mov_b_mi,(MEMW d, IMM s))
301 + {
302 +        MOVBim(s, d, X86_NOREG, X86_NOREG, 1);
303 + }
304 + LENDFUNC(NONE,WRITE,2,raw_mov_b_mi,(MEMW d, IMM s))
305 +
306 + LOWFUNC(WRITE,RMW,2,raw_rol_b_mi,(MEMRW d, IMM i))
307 + {
308 +        ROLBim(i, d, X86_NOREG, X86_NOREG, 1);
309 + }
310 + LENDFUNC(WRITE,RMW,2,raw_rol_b_mi,(MEMRW d, IMM i))
311 +
312 + LOWFUNC(WRITE,NONE,2,raw_rol_b_ri,(RW1 r, IMM i))
313 + {
314 +        ROLBir(i, r);
315 + }
316 + LENDFUNC(WRITE,NONE,2,raw_rol_b_ri,(RW1 r, IMM i))
317 +
318 + LOWFUNC(WRITE,NONE,2,raw_rol_w_ri,(RW2 r, IMM i))
319 + {
320 +        ROLWir(i, r);
321 + }
322 + LENDFUNC(WRITE,NONE,2,raw_rol_w_ri,(RW2 r, IMM i))
323 +
324 + LOWFUNC(WRITE,NONE,2,raw_rol_l_ri,(RW4 r, IMM i))
325 + {
326 +        ROLLir(i, r);
327 + }
328 + LENDFUNC(WRITE,NONE,2,raw_rol_l_ri,(RW4 r, IMM i))
329 +
330 + LOWFUNC(WRITE,NONE,2,raw_rol_l_rr,(RW4 d, R1 r))
331 + {
332 +        ROLLrr(r, d);
333 + }
334 + LENDFUNC(WRITE,NONE,2,raw_rol_l_rr,(RW4 d, R1 r))
335 +
336 + LOWFUNC(WRITE,NONE,2,raw_rol_w_rr,(RW2 d, R1 r))
337 + {
338 +        ROLWrr(r, d);
339 + }
340 + LENDFUNC(WRITE,NONE,2,raw_rol_w_rr,(RW2 d, R1 r))
341 +
342 + LOWFUNC(WRITE,NONE,2,raw_rol_b_rr,(RW1 d, R1 r))
343 + {
344 +        ROLBrr(r, d);
345 + }
346 + LENDFUNC(WRITE,NONE,2,raw_rol_b_rr,(RW1 d, R1 r))
347 +
348 + LOWFUNC(WRITE,NONE,2,raw_shll_l_rr,(RW4 d, R1 r))
349 + {
350 +        SHLLrr(r, d);
351 + }
352 + LENDFUNC(WRITE,NONE,2,raw_shll_l_rr,(RW4 d, R1 r))
353 +
354 + LOWFUNC(WRITE,NONE,2,raw_shll_w_rr,(RW2 d, R1 r))
355 + {
356 +        SHLWrr(r, d);
357 + }
358 + LENDFUNC(WRITE,NONE,2,raw_shll_w_rr,(RW2 d, R1 r))
359 +
360 + LOWFUNC(WRITE,NONE,2,raw_shll_b_rr,(RW1 d, R1 r))
361 + {
362 +        SHLBrr(r, d);
363 + }
364 + LENDFUNC(WRITE,NONE,2,raw_shll_b_rr,(RW1 d, R1 r))
365 +
366 + LOWFUNC(WRITE,NONE,2,raw_ror_b_ri,(RW1 r, IMM i))
367 + {
368 +        RORBir(i, r);
369 + }
370 + LENDFUNC(WRITE,NONE,2,raw_ror_b_ri,(RW1 r, IMM i))
371 +
372 + LOWFUNC(WRITE,NONE,2,raw_ror_w_ri,(RW2 r, IMM i))
373 + {
374 +        RORWir(i, r);
375 + }
376 + LENDFUNC(WRITE,NONE,2,raw_ror_w_ri,(RW2 r, IMM i))
377 +
378 + LOWFUNC(WRITE,READ,2,raw_or_l_rm,(RW4 d, MEMR s))
379 + {
380 +        ORLmr(s, X86_NOREG, X86_NOREG, 1, d);
381 + }
382 + LENDFUNC(WRITE,READ,2,raw_or_l_rm,(RW4 d, MEMR s))
383 +
384 + LOWFUNC(WRITE,NONE,2,raw_ror_l_ri,(RW4 r, IMM i))
385 + {
386 +        RORLir(i, r);
387 + }
388 + LENDFUNC(WRITE,NONE,2,raw_ror_l_ri,(RW4 r, IMM i))
389 +
390 + LOWFUNC(WRITE,NONE,2,raw_ror_l_rr,(RW4 d, R1 r))
391 + {
392 +        RORLrr(r, d);
393 + }
394 + LENDFUNC(WRITE,NONE,2,raw_ror_l_rr,(RW4 d, R1 r))
395 +
396 + LOWFUNC(WRITE,NONE,2,raw_ror_w_rr,(RW2 d, R1 r))
397 + {
398 +        RORWrr(r, d);
399 + }
400 + LENDFUNC(WRITE,NONE,2,raw_ror_w_rr,(RW2 d, R1 r))
401 +
402 + LOWFUNC(WRITE,NONE,2,raw_ror_b_rr,(RW1 d, R1 r))
403 + {
404 +        RORBrr(r, d);
405 + }
406 + LENDFUNC(WRITE,NONE,2,raw_ror_b_rr,(RW1 d, R1 r))
407 +
408 + LOWFUNC(WRITE,NONE,2,raw_shrl_l_rr,(RW4 d, R1 r))
409 + {
410 +        SHRLrr(r, d);
411 + }
412 + LENDFUNC(WRITE,NONE,2,raw_shrl_l_rr,(RW4 d, R1 r))
413 +
414 + LOWFUNC(WRITE,NONE,2,raw_shrl_w_rr,(RW2 d, R1 r))
415 + {
416 +        SHRWrr(r, d);
417 + }
418 + LENDFUNC(WRITE,NONE,2,raw_shrl_w_rr,(RW2 d, R1 r))
419 +
420 + LOWFUNC(WRITE,NONE,2,raw_shrl_b_rr,(RW1 d, R1 r))
421 + {
422 +        SHRBrr(r, d);
423 + }
424 + LENDFUNC(WRITE,NONE,2,raw_shrl_b_rr,(RW1 d, R1 r))
425 +
426 + LOWFUNC(WRITE,NONE,2,raw_shra_l_rr,(RW4 d, R1 r))
427 + {
428 +        SARLrr(r, d);
429 + }
430 + LENDFUNC(WRITE,NONE,2,raw_shra_l_rr,(RW4 d, R1 r))
431 +
432 + LOWFUNC(WRITE,NONE,2,raw_shra_w_rr,(RW2 d, R1 r))
433 + {
434 +        SARWrr(r, d);
435 + }
436 + LENDFUNC(WRITE,NONE,2,raw_shra_w_rr,(RW2 d, R1 r))
437 +
438 + LOWFUNC(WRITE,NONE,2,raw_shra_b_rr,(RW1 d, R1 r))
439 + {
440 +        SARBrr(r, d);
441 + }
442 + LENDFUNC(WRITE,NONE,2,raw_shra_b_rr,(RW1 d, R1 r))
443 +
444 + LOWFUNC(WRITE,NONE,2,raw_shll_l_ri,(RW4 r, IMM i))
445 + {
446 +        SHLLir(i, r);
447 + }
448 + LENDFUNC(WRITE,NONE,2,raw_shll_l_ri,(RW4 r, IMM i))
449 +
450 + LOWFUNC(WRITE,NONE,2,raw_shll_w_ri,(RW2 r, IMM i))
451 + {
452 +        SHLWir(i, r);
453 + }
454 + LENDFUNC(WRITE,NONE,2,raw_shll_w_ri,(RW2 r, IMM i))
455 +
456 + LOWFUNC(WRITE,NONE,2,raw_shll_b_ri,(RW1 r, IMM i))
457 + {
458 +        SHLBir(i, r);
459 + }
460 + LENDFUNC(WRITE,NONE,2,raw_shll_b_ri,(RW1 r, IMM i))
461 +
462 + LOWFUNC(WRITE,NONE,2,raw_shrl_l_ri,(RW4 r, IMM i))
463 + {
464 +        SHRLir(i, r);
465 + }
466 + LENDFUNC(WRITE,NONE,2,raw_shrl_l_ri,(RW4 r, IMM i))
467 +
468 + LOWFUNC(WRITE,NONE,2,raw_shrl_w_ri,(RW2 r, IMM i))
469 + {
470 +        SHRWir(i, r);
471 + }
472 + LENDFUNC(WRITE,NONE,2,raw_shrl_w_ri,(RW2 r, IMM i))
473 +
474 + LOWFUNC(WRITE,NONE,2,raw_shrl_b_ri,(RW1 r, IMM i))
475 + {
476 +        SHRBir(i, r);
477 + }
478 + LENDFUNC(WRITE,NONE,2,raw_shrl_b_ri,(RW1 r, IMM i))
479 +
480 + LOWFUNC(WRITE,NONE,2,raw_shra_l_ri,(RW4 r, IMM i))
481 + {
482 +        SARLir(i, r);
483 + }
484 + LENDFUNC(WRITE,NONE,2,raw_shra_l_ri,(RW4 r, IMM i))
485 +
486 + LOWFUNC(WRITE,NONE,2,raw_shra_w_ri,(RW2 r, IMM i))
487 + {
488 +        SARWir(i, r);
489 + }
490 + LENDFUNC(WRITE,NONE,2,raw_shra_w_ri,(RW2 r, IMM i))
491 +
492 + LOWFUNC(WRITE,NONE,2,raw_shra_b_ri,(RW1 r, IMM i))
493 + {
494 +        SARBir(i, r);
495 + }
496 + LENDFUNC(WRITE,NONE,2,raw_shra_b_ri,(RW1 r, IMM i))
497 +
498 + LOWFUNC(WRITE,NONE,1,raw_sahf,(R2 dummy_ah))
499 + {
500 +        SAHF();
501 + }
502 + LENDFUNC(WRITE,NONE,1,raw_sahf,(R2 dummy_ah))
503 +
504 + LOWFUNC(NONE,NONE,1,raw_cpuid,(R4 dummy_eax))
505 + {
506 +        CPUID();
507 + }
508 + LENDFUNC(NONE,NONE,1,raw_cpuid,(R4 dummy_eax))
509 +
510 + LOWFUNC(READ,NONE,1,raw_lahf,(W2 dummy_ah))
511 + {
512 +        LAHF();
513 + }
514 + LENDFUNC(READ,NONE,1,raw_lahf,(W2 dummy_ah))
515 +
516 + LOWFUNC(READ,NONE,2,raw_setcc,(W1 d, IMM cc))
517 + {
518 +        SETCCir(cc, d);
519 + }
520 + LENDFUNC(READ,NONE,2,raw_setcc,(W1 d, IMM cc))
521 +
522 + LOWFUNC(READ,WRITE,2,raw_setcc_m,(MEMW d, IMM cc))
523 + {
524 +        SETCCim(cc, d, X86_NOREG, X86_NOREG, 1);
525 + }
526 + LENDFUNC(READ,WRITE,2,raw_setcc_m,(MEMW d, IMM cc))
527 +
528 + LOWFUNC(READ,NONE,3,raw_cmov_l_rr,(RW4 d, R4 s, IMM cc))
529 + {
530 +        if (have_cmov)
531 +                CMOVLrr(cc, s, d);
532 +        else { /* replacement using branch and mov */
533 + #if defined(__x86_64__)
534 +                write_log("x86-64 implementations are bound to have CMOV!\n");
535 +                abort();
536 + #endif
537 +                JCCSii(cc^1, 2);
538 +                MOVLrr(s, d);
539 +        }
540 + }
541 + LENDFUNC(READ,NONE,3,raw_cmov_l_rr,(RW4 d, R4 s, IMM cc))
542 +
543 + LOWFUNC(WRITE,NONE,2,raw_bsf_l_rr,(W4 d, R4 s))
544 + {
545 +        BSFLrr(s, d);
546 + }
547 + LENDFUNC(WRITE,NONE,2,raw_bsf_l_rr,(W4 d, R4 s))
548 +
549 + LOWFUNC(NONE,NONE,2,raw_sign_extend_32_rr,(W4 d, R4 s))
550 + {
551 +        MOVSLQrr(s, d);
552 + }
553 + LENDFUNC(NONE,NONE,2,raw_sign_extend_32_rr,(W4 d, R4 s))
554 +
555 + LOWFUNC(NONE,NONE,2,raw_sign_extend_16_rr,(W4 d, R2 s))
556 + {
557 +        MOVSWLrr(s, d);
558 + }
559 + LENDFUNC(NONE,NONE,2,raw_sign_extend_16_rr,(W4 d, R2 s))
560 +
561 + LOWFUNC(NONE,NONE,2,raw_sign_extend_8_rr,(W4 d, R1 s))
562 + {
563 +        MOVSBLrr(s, d);
564 + }
565 + LENDFUNC(NONE,NONE,2,raw_sign_extend_8_rr,(W4 d, R1 s))
566 +
567 + LOWFUNC(NONE,NONE,2,raw_zero_extend_16_rr,(W4 d, R2 s))
568 + {
569 +        MOVZWLrr(s, d);
570 + }
571 + LENDFUNC(NONE,NONE,2,raw_zero_extend_16_rr,(W4 d, R2 s))
572 +
573 + LOWFUNC(NONE,NONE,2,raw_zero_extend_8_rr,(W4 d, R1 s))
574 + {
575 +        MOVZBLrr(s, d);
576 + }
577 + LENDFUNC(NONE,NONE,2,raw_zero_extend_8_rr,(W4 d, R1 s))
578 +
579 + LOWFUNC(NONE,NONE,2,raw_imul_32_32,(RW4 d, R4 s))
580 + {
581 +        IMULLrr(s, d);
582 + }
583 + LENDFUNC(NONE,NONE,2,raw_imul_32_32,(RW4 d, R4 s))
584 +
585 + LOWFUNC(NONE,NONE,2,raw_imul_64_32,(RW4 d, RW4 s))
586 + {
587 +        if (d!=MUL_NREG1 || s!=MUL_NREG2) {
588 +        write_log("Bad register in IMUL: d=%d, s=%d\n",d,s);
589 +        abort();
590 +        }
591 +        IMULLr(s);
592 + }
593 + LENDFUNC(NONE,NONE,2,raw_imul_64_32,(RW4 d, RW4 s))
594 +
595 + LOWFUNC(NONE,NONE,2,raw_mul_64_32,(RW4 d, RW4 s))
596 + {
597 +        if (d!=MUL_NREG1 || s!=MUL_NREG2) {
598 +        write_log("Bad register in MUL: d=%d, s=%d\n",d,s);
599 +        abort();
600 +        }
601 +        MULLr(s);
602 + }
603 + LENDFUNC(NONE,NONE,2,raw_mul_64_32,(RW4 d, RW4 s))
604 +
605 + LOWFUNC(NONE,NONE,2,raw_mul_32_32,(RW4 d, R4 s))
606 + {
607 +        abort(); /* %^$&%^$%#^ x86! */
608 + }
609 + LENDFUNC(NONE,NONE,2,raw_mul_32_32,(RW4 d, R4 s))
610 +
611 + LOWFUNC(NONE,NONE,2,raw_mov_b_rr,(W1 d, R1 s))
612 + {
613 +        MOVBrr(s, d);
614 + }
615 + LENDFUNC(NONE,NONE,2,raw_mov_b_rr,(W1 d, R1 s))
616 +
617 + LOWFUNC(NONE,NONE,2,raw_mov_w_rr,(W2 d, R2 s))
618 + {
619 +        MOVWrr(s, d);
620 + }
621 + LENDFUNC(NONE,NONE,2,raw_mov_w_rr,(W2 d, R2 s))
622 +
623 + LOWFUNC(NONE,READ,4,raw_mov_l_rrm_indexed,(W4 d,R4 baser, R4 index, IMM factor))
624 + {
625 +        ADDR32 MOVLmr(0, baser, index, factor, d);
626 + }
627 + LENDFUNC(NONE,READ,4,raw_mov_l_rrm_indexed,(W4 d,R4 baser, R4 index, IMM factor))
628 +
629 + LOWFUNC(NONE,READ,4,raw_mov_w_rrm_indexed,(W2 d, R4 baser, R4 index, IMM factor))
630 + {
631 +        ADDR32 MOVWmr(0, baser, index, factor, d);
632 + }
633 + LENDFUNC(NONE,READ,4,raw_mov_w_rrm_indexed,(W2 d, R4 baser, R4 index, IMM factor))
634 +
635 + LOWFUNC(NONE,READ,4,raw_mov_b_rrm_indexed,(W1 d, R4 baser, R4 index, IMM factor))
636 + {
637 +        ADDR32 MOVBmr(0, baser, index, factor, d);
638 + }
639 + LENDFUNC(NONE,READ,4,raw_mov_b_rrm_indexed,(W1 d, R4 baser, R4 index, IMM factor))
640 +
641 + LOWFUNC(NONE,WRITE,4,raw_mov_l_mrr_indexed,(R4 baser, R4 index, IMM factor, R4 s))
642 + {
643 +        ADDR32 MOVLrm(s, 0, baser, index, factor);
644 + }
645 + LENDFUNC(NONE,WRITE,4,raw_mov_l_mrr_indexed,(R4 baser, R4 index, IMM factor, R4 s))
646 +
647 + LOWFUNC(NONE,WRITE,4,raw_mov_w_mrr_indexed,(R4 baser, R4 index, IMM factor, R2 s))
648 + {
649 +        ADDR32 MOVWrm(s, 0, baser, index, factor);
650 + }
651 + LENDFUNC(NONE,WRITE,4,raw_mov_w_mrr_indexed,(R4 baser, R4 index, IMM factor, R2 s))
652 +
653 + LOWFUNC(NONE,WRITE,4,raw_mov_b_mrr_indexed,(R4 baser, R4 index, IMM factor, R1 s))
654 + {
655 +        ADDR32 MOVBrm(s, 0, baser, index, factor);
656 + }
657 + LENDFUNC(NONE,WRITE,4,raw_mov_b_mrr_indexed,(R4 baser, R4 index, IMM factor, R1 s))
658 +
659 + LOWFUNC(NONE,WRITE,5,raw_mov_l_bmrr_indexed,(IMM base, R4 baser, R4 index, IMM factor, R4 s))
660 + {
661 +        ADDR32 MOVLrm(s, base, baser, index, factor);
662 + }
663 + LENDFUNC(NONE,WRITE,5,raw_mov_l_bmrr_indexed,(IMM base, R4 baser, R4 index, IMM factor, R4 s))
664 +
665 + LOWFUNC(NONE,WRITE,5,raw_mov_w_bmrr_indexed,(IMM base, R4 baser, R4 index, IMM factor, R2 s))
666 + {
667 +        ADDR32 MOVWrm(s, base, baser, index, factor);
668 + }
669 + LENDFUNC(NONE,WRITE,5,raw_mov_w_bmrr_indexed,(IMM base, R4 baser, R4 index, IMM factor, R2 s))
670 +
671 + LOWFUNC(NONE,WRITE,5,raw_mov_b_bmrr_indexed,(IMM base, R4 baser, R4 index, IMM factor, R1 s))
672 + {
673 +        ADDR32 MOVBrm(s, base, baser, index, factor);
674 + }
675 + LENDFUNC(NONE,WRITE,5,raw_mov_b_bmrr_indexed,(IMM base, R4 baser, R4 index, IMM factor, R1 s))
676 +
677 + LOWFUNC(NONE,READ,5,raw_mov_l_brrm_indexed,(W4 d, IMM base, R4 baser, R4 index, IMM factor))
678 + {
679 +        ADDR32 MOVLmr(base, baser, index, factor, d);
680 + }
681 + LENDFUNC(NONE,READ,5,raw_mov_l_brrm_indexed,(W4 d, IMM base, R4 baser, R4 index, IMM factor))
682 +
683 + LOWFUNC(NONE,READ,5,raw_mov_w_brrm_indexed,(W2 d, IMM base, R4 baser, R4 index, IMM factor))
684 + {
685 +        ADDR32 MOVWmr(base, baser, index, factor, d);
686 + }
687 + LENDFUNC(NONE,READ,5,raw_mov_w_brrm_indexed,(W2 d, IMM base, R4 baser, R4 index, IMM factor))
688 +
689 + LOWFUNC(NONE,READ,5,raw_mov_b_brrm_indexed,(W1 d, IMM base, R4 baser, R4 index, IMM factor))
690 + {
691 +        ADDR32 MOVBmr(base, baser, index, factor, d);
692 + }
693 + LENDFUNC(NONE,READ,5,raw_mov_b_brrm_indexed,(W1 d, IMM base, R4 baser, R4 index, IMM factor))
694 +
695 + LOWFUNC(NONE,READ,4,raw_mov_l_rm_indexed,(W4 d, IMM base, R4 index, IMM factor))
696 + {
697 +        ADDR32 MOVLmr(base, X86_NOREG, index, factor, d);
698 + }
699 + LENDFUNC(NONE,READ,4,raw_mov_l_rm_indexed,(W4 d, IMM base, R4 index, IMM factor))
700 +
701 + LOWFUNC(NONE,READ,5,raw_cmov_l_rm_indexed,(W4 d, IMM base, R4 index, IMM factor, IMM cond))
702 + {
703 +        if (have_cmov)
704 +                ADDR32 CMOVLmr(cond, base, X86_NOREG, index, factor, d);
705 +        else { /* replacement using branch and mov */
706 + #if defined(__x86_64__)
707 +                write_log("x86-64 implementations are bound to have CMOV!\n");
708 +                abort();
709 + #endif
710 +                JCCSii(cond^1, 7);
711 +                ADDR32 MOVLmr(base, X86_NOREG, index, factor, d);
712 +        }
713 + }
714 + LENDFUNC(NONE,READ,5,raw_cmov_l_rm_indexed,(W4 d, IMM base, R4 index, IMM factor, IMM cond))
715 +
716 + LOWFUNC(NONE,READ,3,raw_cmov_l_rm,(W4 d, IMM mem, IMM cond))
717 + {
718 +        if (have_cmov)
719 +                CMOVLmr(cond, mem, X86_NOREG, X86_NOREG, 1, d);
720 +        else { /* replacement using branch and mov */
721 + #if defined(__x86_64__)
722 +                write_log("x86-64 implementations are bound to have CMOV!\n");
723 +                abort();
724 + #endif
725 +                JCCSii(cond^1, 6);
726 +                MOVLmr(mem, X86_NOREG, X86_NOREG, 1, d);
727 +        }
728 + }
729 + LENDFUNC(NONE,READ,3,raw_cmov_l_rm,(W4 d, IMM mem, IMM cond))
730 +
731 + LOWFUNC(NONE,READ,3,raw_mov_l_rR,(W4 d, R4 s, IMM offset))
732 + {
733 +        ADDR32 MOVLmr(offset, s, X86_NOREG, 1, d);
734 + }
735 + LENDFUNC(NONE,READ,3,raw_mov_l_rR,(W4 d, R4 s, IMM offset))
736 +
737 + LOWFUNC(NONE,READ,3,raw_mov_w_rR,(W2 d, R4 s, IMM offset))
738 + {
739 +        ADDR32 MOVWmr(offset, s, X86_NOREG, 1, d);
740 + }
741 + LENDFUNC(NONE,READ,3,raw_mov_w_rR,(W2 d, R4 s, IMM offset))
742 +
743 + LOWFUNC(NONE,READ,3,raw_mov_b_rR,(W1 d, R4 s, IMM offset))
744 + {
745 +        ADDR32 MOVBmr(offset, s, X86_NOREG, 1, d);
746 + }
747 + LENDFUNC(NONE,READ,3,raw_mov_b_rR,(W1 d, R4 s, IMM offset))
748 +
749 + LOWFUNC(NONE,READ,3,raw_mov_l_brR,(W4 d, R4 s, IMM offset))
750 + {
751 +        ADDR32 MOVLmr(offset, s, X86_NOREG, 1, d);
752 + }
753 + LENDFUNC(NONE,READ,3,raw_mov_l_brR,(W4 d, R4 s, IMM offset))
754 +
755 + LOWFUNC(NONE,READ,3,raw_mov_w_brR,(W2 d, R4 s, IMM offset))
756 + {
757 +        ADDR32 MOVWmr(offset, s, X86_NOREG, 1, d);
758 + }
759 + LENDFUNC(NONE,READ,3,raw_mov_w_brR,(W2 d, R4 s, IMM offset))
760 +
761 + LOWFUNC(NONE,READ,3,raw_mov_b_brR,(W1 d, R4 s, IMM offset))
762 + {
763 +        ADDR32 MOVBmr(offset, s, X86_NOREG, 1, d);
764 + }
765 + LENDFUNC(NONE,READ,3,raw_mov_b_brR,(W1 d, R4 s, IMM offset))
766 +
767 + LOWFUNC(NONE,WRITE,3,raw_mov_l_Ri,(R4 d, IMM i, IMM offset))
768 + {
769 +        ADDR32 MOVLim(i, offset, d, X86_NOREG, 1);
770 + }
771 + LENDFUNC(NONE,WRITE,3,raw_mov_l_Ri,(R4 d, IMM i, IMM offset))
772 +
773 + LOWFUNC(NONE,WRITE,3,raw_mov_w_Ri,(R4 d, IMM i, IMM offset))
774 + {
775 +        ADDR32 MOVWim(i, offset, d, X86_NOREG, 1);
776 + }
777 + LENDFUNC(NONE,WRITE,3,raw_mov_w_Ri,(R4 d, IMM i, IMM offset))
778 +
779 + LOWFUNC(NONE,WRITE,3,raw_mov_b_Ri,(R4 d, IMM i, IMM offset))
780 + {
781 +        ADDR32 MOVBim(i, offset, d, X86_NOREG, 1);
782 + }
783 + LENDFUNC(NONE,WRITE,3,raw_mov_b_Ri,(R4 d, IMM i, IMM offset))
784 +
785 + LOWFUNC(NONE,WRITE,3,raw_mov_l_Rr,(R4 d, R4 s, IMM offset))
786 + {
787 +        ADDR32 MOVLrm(s, offset, d, X86_NOREG, 1);
788 + }
789 + LENDFUNC(NONE,WRITE,3,raw_mov_l_Rr,(R4 d, R4 s, IMM offset))
790 +
791 + LOWFUNC(NONE,WRITE,3,raw_mov_w_Rr,(R4 d, R2 s, IMM offset))
792 + {
793 +        ADDR32 MOVWrm(s, offset, d, X86_NOREG, 1);
794 + }
795 + LENDFUNC(NONE,WRITE,3,raw_mov_w_Rr,(R4 d, R2 s, IMM offset))
796 +
797 + LOWFUNC(NONE,WRITE,3,raw_mov_b_Rr,(R4 d, R1 s, IMM offset))
798 + {
799 +        ADDR32 MOVBrm(s, offset, d, X86_NOREG, 1);
800 + }
801 + LENDFUNC(NONE,WRITE,3,raw_mov_b_Rr,(R4 d, R1 s, IMM offset))
802 +
803 + LOWFUNC(NONE,NONE,3,raw_lea_l_brr,(W4 d, R4 s, IMM offset))
804 + {
805 +        LEALmr(offset, s, X86_NOREG, 1, d);
806 + }
807 + LENDFUNC(NONE,NONE,3,raw_lea_l_brr,(W4 d, R4 s, IMM offset))
808 +
809 + LOWFUNC(NONE,NONE,5,raw_lea_l_brr_indexed,(W4 d, R4 s, R4 index, IMM factor, IMM offset))
810 + {
811 +        LEALmr(offset, s, index, factor, d);
812 + }
813 + LENDFUNC(NONE,NONE,5,raw_lea_l_brr_indexed,(W4 d, R4 s, R4 index, IMM factor, IMM offset))
814 +
815 + LOWFUNC(NONE,NONE,4,raw_lea_l_rr_indexed,(W4 d, R4 s, R4 index, IMM factor))
816 + {
817 +        LEALmr(0, s, index, factor, d);
818 + }
819 + LENDFUNC(NONE,NONE,4,raw_lea_l_rr_indexed,(W4 d, R4 s, R4 index, IMM factor))
820 +
821 + LOWFUNC(NONE,WRITE,3,raw_mov_l_bRr,(R4 d, R4 s, IMM offset))
822 + {
823 +        ADDR32 MOVLrm(s, offset, d, X86_NOREG, 1);
824 + }
825 + LENDFUNC(NONE,WRITE,3,raw_mov_l_bRr,(R4 d, R4 s, IMM offset))
826 +
827 + LOWFUNC(NONE,WRITE,3,raw_mov_w_bRr,(R4 d, R2 s, IMM offset))
828 + {
829 +        ADDR32 MOVWrm(s, offset, d, X86_NOREG, 1);
830 + }
831 + LENDFUNC(NONE,WRITE,3,raw_mov_w_bRr,(R4 d, R2 s, IMM offset))
832 +
833 + LOWFUNC(NONE,WRITE,3,raw_mov_b_bRr,(R4 d, R1 s, IMM offset))
834 + {
835 +        ADDR32 MOVBrm(s, offset, d, X86_NOREG, 1);
836 + }
837 + LENDFUNC(NONE,WRITE,3,raw_mov_b_bRr,(R4 d, R1 s, IMM offset))
838 +
839 + LOWFUNC(NONE,NONE,1,raw_bswap_32,(RW4 r))
840 + {
841 +        BSWAPLr(r);
842 + }
843 + LENDFUNC(NONE,NONE,1,raw_bswap_32,(RW4 r))
844 +
845 + LOWFUNC(WRITE,NONE,1,raw_bswap_16,(RW2 r))
846 + {
847 +        ROLWir(8, r);
848 + }
849 + LENDFUNC(WRITE,NONE,1,raw_bswap_16,(RW2 r))
850 +
851 + LOWFUNC(NONE,NONE,2,raw_mov_l_rr,(W4 d, R4 s))
852 + {
853 +        MOVLrr(s, d);
854 + }
855 + LENDFUNC(NONE,NONE,2,raw_mov_l_rr,(W4 d, R4 s))
856 +
857 + LOWFUNC(NONE,WRITE,2,raw_mov_l_mr,(IMM d, R4 s))
858 + {
859 +        MOVLrm(s, d, X86_NOREG, X86_NOREG, 1);
860 + }
861 + LENDFUNC(NONE,WRITE,2,raw_mov_l_mr,(IMM d, R4 s))
862 +
863 + LOWFUNC(NONE,WRITE,2,raw_mov_w_mr,(IMM d, R2 s))
864 + {
865 +        MOVWrm(s, d, X86_NOREG, X86_NOREG, 1);
866 + }
867 + LENDFUNC(NONE,WRITE,2,raw_mov_w_mr,(IMM d, R2 s))
868 +
869 + LOWFUNC(NONE,READ,2,raw_mov_w_rm,(W2 d, IMM s))
870 + {
871 +        MOVWmr(s, X86_NOREG, X86_NOREG, 1, d);
872 + }
873 + LENDFUNC(NONE,READ,2,raw_mov_w_rm,(W2 d, IMM s))
874 +
875 + LOWFUNC(NONE,WRITE,2,raw_mov_b_mr,(IMM d, R1 s))
876 + {
877 +        MOVBrm(s, d, X86_NOREG, X86_NOREG, 1);
878 + }
879 + LENDFUNC(NONE,WRITE,2,raw_mov_b_mr,(IMM d, R1 s))
880 +
881 + LOWFUNC(NONE,READ,2,raw_mov_b_rm,(W1 d, IMM s))
882 + {
883 +        MOVBmr(s, X86_NOREG, X86_NOREG, 1, d);
884 + }
885 + LENDFUNC(NONE,READ,2,raw_mov_b_rm,(W1 d, IMM s))
886 +
887 + LOWFUNC(NONE,NONE,2,raw_mov_l_ri,(W4 d, IMM s))
888 + {
889 +        MOVLir(s, d);
890 + }
891 + LENDFUNC(NONE,NONE,2,raw_mov_l_ri,(W4 d, IMM s))
892 +
893 + LOWFUNC(NONE,NONE,2,raw_mov_w_ri,(W2 d, IMM s))
894 + {
895 +        MOVWir(s, d);
896 + }
897 + LENDFUNC(NONE,NONE,2,raw_mov_w_ri,(W2 d, IMM s))
898 +
899 + LOWFUNC(NONE,NONE,2,raw_mov_b_ri,(W1 d, IMM s))
900 + {
901 +        MOVBir(s, d);
902 + }
903 + LENDFUNC(NONE,NONE,2,raw_mov_b_ri,(W1 d, IMM s))
904 +
905 + LOWFUNC(RMW,RMW,2,raw_adc_l_mi,(MEMRW d, IMM s))
906 + {
907 +        ADCLim(s, d, X86_NOREG, X86_NOREG, 1);
908 + }
909 + LENDFUNC(RMW,RMW,2,raw_adc_l_mi,(MEMRW d, IMM s))
910 +
911 + LOWFUNC(WRITE,RMW,2,raw_add_l_mi,(IMM d, IMM s))
912 + {
913 +        ADDLim(s, d, X86_NOREG, X86_NOREG, 1);
914 + }
915 + LENDFUNC(WRITE,RMW,2,raw_add_l_mi,(IMM d, IMM s))
916 +
917 + LOWFUNC(WRITE,RMW,2,raw_add_w_mi,(IMM d, IMM s))
918 + {
919 +        ADDWim(s, d, X86_NOREG, X86_NOREG, 1);
920 + }
921 + LENDFUNC(WRITE,RMW,2,raw_add_w_mi,(IMM d, IMM s))
922 +
923 + LOWFUNC(WRITE,RMW,2,raw_add_b_mi,(IMM d, IMM s))
924 + {
925 +        ADDBim(s, d, X86_NOREG, X86_NOREG, 1);
926 + }
927 + LENDFUNC(WRITE,RMW,2,raw_add_b_mi,(IMM d, IMM s))
928 +
929 + LOWFUNC(WRITE,NONE,2,raw_test_l_ri,(R4 d, IMM i))
930 + {
931 +        TESTLir(i, d);
932 + }
933 + LENDFUNC(WRITE,NONE,2,raw_test_l_ri,(R4 d, IMM i))
934 +
935 + LOWFUNC(WRITE,NONE,2,raw_test_l_rr,(R4 d, R4 s))
936 + {
937 +        TESTLrr(s, d);
938 + }
939 + LENDFUNC(WRITE,NONE,2,raw_test_l_rr,(R4 d, R4 s))
940 +
941 + LOWFUNC(WRITE,NONE,2,raw_test_w_rr,(R2 d, R2 s))
942 + {
943 +        TESTWrr(s, d);
944 + }
945 + LENDFUNC(WRITE,NONE,2,raw_test_w_rr,(R2 d, R2 s))
946 +
947 + LOWFUNC(WRITE,NONE,2,raw_test_b_rr,(R1 d, R1 s))
948 + {
949 +        TESTBrr(s, d);
950 + }
951 + LENDFUNC(WRITE,NONE,2,raw_test_b_rr,(R1 d, R1 s))
952 +
953 + LOWFUNC(WRITE,NONE,2,raw_xor_l_ri,(RW4 d, IMM i))
954 + {
955 +        XORLir(i, d);
956 + }
957 + LENDFUNC(WRITE,NONE,2,raw_xor_l_ri,(RW4 d, IMM i))
958 +
959 + LOWFUNC(WRITE,NONE,2,raw_and_l_ri,(RW4 d, IMM i))
960 + {
961 +        ANDLir(i, d);
962 + }
963 + LENDFUNC(WRITE,NONE,2,raw_and_l_ri,(RW4 d, IMM i))
964 +
965 + LOWFUNC(WRITE,NONE,2,raw_and_w_ri,(RW2 d, IMM i))
966 + {
967 +        ANDWir(i, d);
968 + }
969 + LENDFUNC(WRITE,NONE,2,raw_and_w_ri,(RW2 d, IMM i))
970 +
971 + LOWFUNC(WRITE,NONE,2,raw_and_l,(RW4 d, R4 s))
972 + {
973 +        ANDLrr(s, d);
974 + }
975 + LENDFUNC(WRITE,NONE,2,raw_and_l,(RW4 d, R4 s))
976 +
977 + LOWFUNC(WRITE,NONE,2,raw_and_w,(RW2 d, R2 s))
978 + {
979 +        ANDWrr(s, d);
980 + }
981 + LENDFUNC(WRITE,NONE,2,raw_and_w,(RW2 d, R2 s))
982 +
983 + LOWFUNC(WRITE,NONE,2,raw_and_b,(RW1 d, R1 s))
984 + {
985 +        ANDBrr(s, d);
986 + }
987 + LENDFUNC(WRITE,NONE,2,raw_and_b,(RW1 d, R1 s))
988 +
989 + LOWFUNC(WRITE,NONE,2,raw_or_l_ri,(RW4 d, IMM i))
990 + {
991 +        ORLir(i, d);
992 + }
993 + LENDFUNC(WRITE,NONE,2,raw_or_l_ri,(RW4 d, IMM i))
994 +
995 + LOWFUNC(WRITE,NONE,2,raw_or_l,(RW4 d, R4 s))
996 + {
997 +        ORLrr(s, d);
998 + }
999 + LENDFUNC(WRITE,NONE,2,raw_or_l,(RW4 d, R4 s))
1000 +
1001 + LOWFUNC(WRITE,NONE,2,raw_or_w,(RW2 d, R2 s))
1002 + {
1003 +        ORWrr(s, d);
1004 + }
1005 + LENDFUNC(WRITE,NONE,2,raw_or_w,(RW2 d, R2 s))
1006 +
1007 + LOWFUNC(WRITE,NONE,2,raw_or_b,(RW1 d, R1 s))
1008 + {
1009 +        ORBrr(s, d);
1010 + }
1011 + LENDFUNC(WRITE,NONE,2,raw_or_b,(RW1 d, R1 s))
1012 +
1013 + LOWFUNC(RMW,NONE,2,raw_adc_l,(RW4 d, R4 s))
1014 + {
1015 +        ADCLrr(s, d);
1016 + }
1017 + LENDFUNC(RMW,NONE,2,raw_adc_l,(RW4 d, R4 s))
1018 +
1019 + LOWFUNC(RMW,NONE,2,raw_adc_w,(RW2 d, R2 s))
1020 + {
1021 +        ADCWrr(s, d);
1022 + }
1023 + LENDFUNC(RMW,NONE,2,raw_adc_w,(RW2 d, R2 s))
1024 +
1025 + LOWFUNC(RMW,NONE,2,raw_adc_b,(RW1 d, R1 s))
1026 + {
1027 +        ADCBrr(s, d);
1028 + }
1029 + LENDFUNC(RMW,NONE,2,raw_adc_b,(RW1 d, R1 s))
1030 +
1031 + LOWFUNC(WRITE,NONE,2,raw_add_l,(RW4 d, R4 s))
1032 + {
1033 +        ADDLrr(s, d);
1034 + }
1035 + LENDFUNC(WRITE,NONE,2,raw_add_l,(RW4 d, R4 s))
1036 +
1037 + LOWFUNC(WRITE,NONE,2,raw_add_w,(RW2 d, R2 s))
1038 + {
1039 +        ADDWrr(s, d);
1040 + }
1041 + LENDFUNC(WRITE,NONE,2,raw_add_w,(RW2 d, R2 s))
1042 +
1043 + LOWFUNC(WRITE,NONE,2,raw_add_b,(RW1 d, R1 s))
1044 + {
1045 +        ADDBrr(s, d);
1046 + }
1047 + LENDFUNC(WRITE,NONE,2,raw_add_b,(RW1 d, R1 s))
1048 +
1049 + LOWFUNC(WRITE,NONE,2,raw_sub_l_ri,(RW4 d, IMM i))
1050 + {
1051 +        SUBLir(i, d);
1052 + }
1053 + LENDFUNC(WRITE,NONE,2,raw_sub_l_ri,(RW4 d, IMM i))
1054 +
1055 + LOWFUNC(WRITE,NONE,2,raw_sub_b_ri,(RW1 d, IMM i))
1056 + {
1057 +        SUBBir(i, d);
1058 + }
1059 + LENDFUNC(WRITE,NONE,2,raw_sub_b_ri,(RW1 d, IMM i))
1060 +
1061 + LOWFUNC(WRITE,NONE,2,raw_add_l_ri,(RW4 d, IMM i))
1062 + {
1063 +        ADDLir(i, d);
1064 + }
1065 + LENDFUNC(WRITE,NONE,2,raw_add_l_ri,(RW4 d, IMM i))
1066 +
1067 + LOWFUNC(WRITE,NONE,2,raw_add_w_ri,(RW2 d, IMM i))
1068 + {
1069 +        ADDWir(i, d);
1070 + }
1071 + LENDFUNC(WRITE,NONE,2,raw_add_w_ri,(RW2 d, IMM i))
1072 +
1073 + LOWFUNC(WRITE,NONE,2,raw_add_b_ri,(RW1 d, IMM i))
1074 + {
1075 +        ADDBir(i, d);
1076 + }
1077 + LENDFUNC(WRITE,NONE,2,raw_add_b_ri,(RW1 d, IMM i))
1078 +
1079 + LOWFUNC(RMW,NONE,2,raw_sbb_l,(RW4 d, R4 s))
1080 + {
1081 +        SBBLrr(s, d);
1082 + }
1083 + LENDFUNC(RMW,NONE,2,raw_sbb_l,(RW4 d, R4 s))
1084 +
1085 + LOWFUNC(RMW,NONE,2,raw_sbb_w,(RW2 d, R2 s))
1086 + {
1087 +        SBBWrr(s, d);
1088 + }
1089 + LENDFUNC(RMW,NONE,2,raw_sbb_w,(RW2 d, R2 s))
1090 +
1091 + LOWFUNC(RMW,NONE,2,raw_sbb_b,(RW1 d, R1 s))
1092 + {
1093 +        SBBBrr(s, d);
1094 + }
1095 + LENDFUNC(RMW,NONE,2,raw_sbb_b,(RW1 d, R1 s))
1096 +
1097 + LOWFUNC(WRITE,NONE,2,raw_sub_l,(RW4 d, R4 s))
1098 + {
1099 +        SUBLrr(s, d);
1100 + }
1101 + LENDFUNC(WRITE,NONE,2,raw_sub_l,(RW4 d, R4 s))
1102 +
1103 + LOWFUNC(WRITE,NONE,2,raw_sub_w,(RW2 d, R2 s))
1104 + {
1105 +        SUBWrr(s, d);
1106 + }
1107 + LENDFUNC(WRITE,NONE,2,raw_sub_w,(RW2 d, R2 s))
1108 +
1109 + LOWFUNC(WRITE,NONE,2,raw_sub_b,(RW1 d, R1 s))
1110 + {
1111 +        SUBBrr(s, d);
1112 + }
1113 + LENDFUNC(WRITE,NONE,2,raw_sub_b,(RW1 d, R1 s))
1114 +
1115 + LOWFUNC(WRITE,NONE,2,raw_cmp_l,(R4 d, R4 s))
1116 + {
1117 +        CMPLrr(s, d);
1118 + }
1119 + LENDFUNC(WRITE,NONE,2,raw_cmp_l,(R4 d, R4 s))
1120 +
1121 + LOWFUNC(WRITE,NONE,2,raw_cmp_l_ri,(R4 r, IMM i))
1122 + {
1123 +        CMPLir(i, r);
1124 + }
1125 + LENDFUNC(WRITE,NONE,2,raw_cmp_l_ri,(R4 r, IMM i))
1126 +
1127 + LOWFUNC(WRITE,NONE,2,raw_cmp_w,(R2 d, R2 s))
1128 + {
1129 +        CMPWrr(s, d);
1130 + }
1131 + LENDFUNC(WRITE,NONE,2,raw_cmp_w,(R2 d, R2 s))
1132 +
1133 + LOWFUNC(WRITE,READ,2,raw_cmp_b_mi,(MEMR d, IMM s))
1134 + {
1135 +        CMPBim(s, d, X86_NOREG, X86_NOREG, 1);
1136 + }
1137 + LENDFUNC(WRITE,READ,2,raw_cmp_l_mi,(MEMR d, IMM s))
1138 +
1139 + LOWFUNC(WRITE,NONE,2,raw_cmp_b_ri,(R1 d, IMM i))
1140 + {
1141 +        CMPBir(i, d);
1142 + }
1143 + LENDFUNC(WRITE,NONE,2,raw_cmp_b_ri,(R1 d, IMM i))
1144 +
1145 + LOWFUNC(WRITE,NONE,2,raw_cmp_b,(R1 d, R1 s))
1146 + {
1147 +        CMPBrr(s, d);
1148 + }
1149 + LENDFUNC(WRITE,NONE,2,raw_cmp_b,(R1 d, R1 s))
1150 +
1151 + LOWFUNC(WRITE,READ,4,raw_cmp_l_rm_indexed,(R4 d, IMM offset, R4 index, IMM factor))
1152 + {
1153 +        ADDR32 CMPLmr(offset, X86_NOREG, index, factor, d);
1154 + }
1155 + LENDFUNC(WRITE,READ,4,raw_cmp_l_rm_indexed,(R4 d, IMM offset, R4 index, IMM factor))
1156 +
1157 + LOWFUNC(WRITE,NONE,2,raw_xor_l,(RW4 d, R4 s))
1158 + {
1159 +        XORLrr(s, d);
1160 + }
1161 + LENDFUNC(WRITE,NONE,2,raw_xor_l,(RW4 d, R4 s))
1162 +
1163 + LOWFUNC(WRITE,NONE,2,raw_xor_w,(RW2 d, R2 s))
1164 + {
1165 +        XORWrr(s, d);
1166 + }
1167 + LENDFUNC(WRITE,NONE,2,raw_xor_w,(RW2 d, R2 s))
1168 +
1169 + LOWFUNC(WRITE,NONE,2,raw_xor_b,(RW1 d, R1 s))
1170 + {
1171 +        XORBrr(s, d);
1172 + }
1173 + LENDFUNC(WRITE,NONE,2,raw_xor_b,(RW1 d, R1 s))
1174 +
1175 + LOWFUNC(WRITE,RMW,2,raw_sub_l_mi,(MEMRW d, IMM s))
1176 + {
1177 +        SUBLim(s, d, X86_NOREG, X86_NOREG, 1);
1178 + }
1179 + LENDFUNC(WRITE,RMW,2,raw_sub_l_mi,(MEMRW d, IMM s))
1180 +
1181 + LOWFUNC(WRITE,READ,2,raw_cmp_l_mi,(MEMR d, IMM s))
1182 + {
1183 +        CMPLim(s, d, X86_NOREG, X86_NOREG, 1);
1184 + }
1185 + LENDFUNC(WRITE,READ,2,raw_cmp_l_mi,(MEMR d, IMM s))
1186 +
1187 + LOWFUNC(NONE,NONE,2,raw_xchg_l_rr,(RW4 r1, RW4 r2))
1188 + {
1189 +        XCHGLrr(r2, r1);
1190 + }
1191 + LENDFUNC(NONE,NONE,2,raw_xchg_l_rr,(RW4 r1, RW4 r2))
1192 +
1193 + LOWFUNC(READ,WRITE,0,raw_pushfl,(void))
1194 + {
1195 +        PUSHF();
1196 + }
1197 + LENDFUNC(READ,WRITE,0,raw_pushfl,(void))
1198 +
1199 + LOWFUNC(WRITE,READ,0,raw_popfl,(void))
1200 + {
1201 +        POPF();
1202 + }
1203 + LENDFUNC(WRITE,READ,0,raw_popfl,(void))
1204 +
1205 + /* Generate floating-point instructions */
1206 + static inline void x86_fadd_m(MEMR s)
1207 + {
1208 +        FADDLm(s,X86_NOREG,X86_NOREG,1);
1209 + }
1210 +
1211 + #else
1212 +
1213   const bool optimize_accum               = true;
1214   const bool optimize_imm8                = true;
1215   const bool optimize_shift_once  = true;
# Line 157 | Line 1245 | LOWFUNC(NONE,READ,1,raw_pop_l_r,(R4 r))
1245   }
1246   LENDFUNC(NONE,READ,1,raw_pop_l_r,(R4 r))
1247  
1248 + LOWFUNC(NONE,READ,1,raw_pop_l_m,(MEMW d))
1249 + {
1250 +        emit_byte(0x8f);
1251 +        emit_byte(0x05);
1252 +        emit_long(d);
1253 + }
1254 + LENDFUNC(NONE,READ,1,raw_pop_l_m,(MEMW d))
1255 +
1256   LOWFUNC(WRITE,NONE,2,raw_bt_l_ri,(R4 r, IMM i))
1257   {
1258          emit_byte(0x0f);
# Line 1071 | Line 2167 | LENDFUNC(NONE,READ,3,raw_cmov_l_rm,(W4 d
2167  
2168   LOWFUNC(NONE,READ,3,raw_mov_l_rR,(W4 d, R4 s, IMM offset))
2169   {
2170 +        Dif(!isbyte(offset)) abort();
2171      emit_byte(0x8b);
2172      emit_byte(0x40+8*d+s);
2173      emit_byte(offset);
# Line 1079 | Line 2176 | LENDFUNC(NONE,READ,3,raw_mov_l_rR,(W4 d,
2176  
2177   LOWFUNC(NONE,READ,3,raw_mov_w_rR,(W2 d, R4 s, IMM offset))
2178   {
2179 +        Dif(!isbyte(offset)) abort();
2180      emit_byte(0x66);
2181      emit_byte(0x8b);
2182      emit_byte(0x40+8*d+s);
# Line 1088 | Line 2186 | LENDFUNC(NONE,READ,3,raw_mov_w_rR,(W2 d,
2186  
2187   LOWFUNC(NONE,READ,3,raw_mov_b_rR,(W1 d, R4 s, IMM offset))
2188   {
2189 +        Dif(!isbyte(offset)) abort();
2190      emit_byte(0x8a);
2191      emit_byte(0x40+8*d+s);
2192      emit_byte(offset);
# Line 1121 | Line 2220 | LENDFUNC(NONE,READ,3,raw_mov_b_brR,(W1 d
2220  
2221   LOWFUNC(NONE,WRITE,3,raw_mov_l_Ri,(R4 d, IMM i, IMM offset))
2222   {
2223 +        Dif(!isbyte(offset)) abort();
2224      emit_byte(0xc7);
2225      emit_byte(0x40+d);
2226      emit_byte(offset);
# Line 1130 | Line 2230 | LENDFUNC(NONE,WRITE,3,raw_mov_l_Ri,(R4 d
2230  
2231   LOWFUNC(NONE,WRITE,3,raw_mov_w_Ri,(R4 d, IMM i, IMM offset))
2232   {
2233 +        Dif(!isbyte(offset)) abort();
2234      emit_byte(0x66);
2235      emit_byte(0xc7);
2236      emit_byte(0x40+d);
# Line 1140 | Line 2241 | LENDFUNC(NONE,WRITE,3,raw_mov_w_Ri,(R4 d
2241  
2242   LOWFUNC(NONE,WRITE,3,raw_mov_b_Ri,(R4 d, IMM i, IMM offset))
2243   {
2244 +        Dif(!isbyte(offset)) abort();
2245      emit_byte(0xc6);
2246      emit_byte(0x40+d);
2247      emit_byte(offset);
# Line 1149 | Line 2251 | LENDFUNC(NONE,WRITE,3,raw_mov_b_Ri,(R4 d
2251  
2252   LOWFUNC(NONE,WRITE,3,raw_mov_l_Rr,(R4 d, R4 s, IMM offset))
2253   {
2254 +        Dif(!isbyte(offset)) abort();
2255      emit_byte(0x89);
2256      emit_byte(0x40+8*s+d);
2257      emit_byte(offset);
# Line 1157 | Line 2260 | LENDFUNC(NONE,WRITE,3,raw_mov_l_Rr,(R4 d
2260  
2261   LOWFUNC(NONE,WRITE,3,raw_mov_w_Rr,(R4 d, R2 s, IMM offset))
2262   {
2263 +        Dif(!isbyte(offset)) abort();
2264      emit_byte(0x66);
2265      emit_byte(0x89);
2266      emit_byte(0x40+8*s+d);
# Line 1166 | Line 2270 | LENDFUNC(NONE,WRITE,3,raw_mov_w_Rr,(R4 d
2270  
2271   LOWFUNC(NONE,WRITE,3,raw_mov_b_Rr,(R4 d, R1 s, IMM offset))
2272   {
2273 +        Dif(!isbyte(offset)) abort();
2274      emit_byte(0x88);
2275      emit_byte(0x40+8*s+d);
2276      emit_byte(offset);
# Line 1326 | Line 2431 | LENDFUNC(NONE,READ,2,raw_mov_w_rm,(W2 d,
2431   LOWFUNC(NONE,WRITE,2,raw_mov_b_mr,(IMM d, R1 s))
2432   {
2433      emit_byte(0x88);
2434 <    emit_byte(0x05+8*s);
2434 >    emit_byte(0x05+8*(s&0xf)); /* XXX this handles %ah case (defined as 0x10+4) and others */
2435      emit_long(d);
2436   }
2437   LENDFUNC(NONE,WRITE,2,raw_mov_b_mr,(IMM d, R1 s))
# Line 1440 | Line 2545 | LOWFUNC(WRITE,NONE,2,raw_test_b_rr,(R1 d
2545   }
2546   LENDFUNC(WRITE,NONE,2,raw_test_b_rr,(R1 d, R1 s))
2547  
2548 + LOWFUNC(WRITE,NONE,2,raw_xor_l_ri,(RW4 d, IMM i))
2549 + {
2550 +    emit_byte(0x81);
2551 +    emit_byte(0xf0+d);
2552 +    emit_long(i);
2553 + }
2554 + LENDFUNC(WRITE,NONE,2,raw_xor_l_ri,(RW4 d, IMM i))
2555 +
2556   LOWFUNC(WRITE,NONE,2,raw_and_l_ri,(RW4 d, IMM i))
2557   {
2558          if (optimize_imm8 && isbyte(i)) {
# Line 1856 | Line 2969 | LOWFUNC(NONE,NONE,2,raw_xchg_l_rr,(RW4 r
2969   LENDFUNC(NONE,NONE,2,raw_xchg_l_rr,(RW4 r1, RW4 r2))
2970  
2971   /*************************************************************************
1859 * FIXME: string-related instructions                                    *
1860 *************************************************************************/
1861
1862 LOWFUNC(WRITE,NONE,0,raw_cld,(void))
1863 {
1864        emit_byte(0xfc);
1865 }
1866 LENDFUNC(WRITE,NONE,0,raw_cld,(void))
1867
1868 LOWFUNC(WRITE,NONE,0,raw_std,(void))
1869 {
1870        emit_byte(0xfd);
1871 }
1872 LENDFUNC(WRITE,NONE,0,raw_std,(void))
1873
1874 LOWFUNC(NONE,RMW,0,raw_movs_b,(void))
1875 {
1876        emit_byte(0xa4);
1877 }
1878 LENDFUNC(NONE,RMW,0,raw_movs_b,(void))
1879
1880 LOWFUNC(NONE,RMW,0,raw_movs_l,(void))
1881 {
1882        emit_byte(0xa5);
1883 }
1884 LENDFUNC(NONE,RMW,0,raw_movs_l,(void))
1885
1886 LOWFUNC(NONE,RMW,0,raw_rep,(void))
1887 {
1888        emit_byte(0xf3);
1889 }
1890 LENDFUNC(NONE,RMW,0,raw_rep,(void))
1891
1892 LOWFUNC(NONE,RMW,0,raw_rep_movsb,(void))
1893 {
1894        raw_rep();
1895        raw_movs_b();
1896 }
1897 LENDFUNC(NONE,RMW,0,raw_rep_movsb,(void))
1898
1899 LOWFUNC(NONE,RMW,0,raw_rep_movsl,(void))
1900 {
1901        raw_rep();
1902        raw_movs_l();
1903 }
1904 LENDFUNC(NONE,RMW,0,raw_rep_movsl,(void))
1905
1906 /*************************************************************************
2972   * FIXME: mem access modes probably wrong                                *
2973   *************************************************************************/
2974  
# Line 1919 | Line 2984 | LOWFUNC(WRITE,READ,0,raw_popfl,(void))
2984   }
2985   LENDFUNC(WRITE,READ,0,raw_popfl,(void))
2986  
2987 + /* Generate floating-point instructions */
2988 + static inline void x86_fadd_m(MEMR s)
2989 + {
2990 +        emit_byte(0xdc);
2991 +        emit_byte(0x05);
2992 +        emit_long(s);
2993 + }
2994 +
2995 + #endif
2996 +
2997   /*************************************************************************
2998   * Unoptimizable stuff --- jump                                          *
2999   *************************************************************************/
3000  
3001   static __inline__ void raw_call_r(R4 r)
3002   {
3003 + #if USE_NEW_RTASM
3004 +    CALLsr(r);
3005 + #else
3006      emit_byte(0xff);
3007      emit_byte(0xd0+r);
3008 + #endif
3009   }
3010  
3011   static __inline__ void raw_call_m_indexed(uae_u32 base, uae_u32 r, uae_u32 m)
3012   {
3013 + #if USE_NEW_RTASM
3014 +    CALLsm(base, X86_NOREG, r, m);
3015 + #else
3016      int mu;
3017      switch(m) {
3018       case 1: mu=0; break;
# Line 1943 | Line 3025 | static __inline__ void raw_call_m_indexe
3025      emit_byte(0x14);
3026      emit_byte(0x05+8*r+0x40*mu);
3027      emit_long(base);
3028 + #endif
3029   }
3030  
3031   static __inline__ void raw_jmp_r(R4 r)
3032   {
3033 + #if USE_NEW_RTASM
3034 +    JMPsr(r);
3035 + #else
3036      emit_byte(0xff);
3037      emit_byte(0xe0+r);
3038 + #endif
3039   }
3040  
3041   static __inline__ void raw_jmp_m_indexed(uae_u32 base, uae_u32 r, uae_u32 m)
3042   {
3043 + #if USE_NEW_RTASM
3044 +    JMPsm(base, X86_NOREG, r, m);
3045 + #else
3046      int mu;
3047      switch(m) {
3048       case 1: mu=0; break;
# Line 1965 | Line 3055 | static __inline__ void raw_jmp_m_indexed
3055      emit_byte(0x24);
3056      emit_byte(0x05+8*r+0x40*mu);
3057      emit_long(base);
3058 + #endif
3059   }
3060  
3061   static __inline__ void raw_jmp_m(uae_u32 base)
# Line 1977 | Line 3068 | static __inline__ void raw_jmp_m(uae_u32
3068  
3069   static __inline__ void raw_call(uae_u32 t)
3070   {
3071 + #if USE_NEW_RTASM
3072 +    CALLm(t);
3073 + #else
3074      emit_byte(0xe8);
3075      emit_long(t-(uae_u32)target-4);
3076 + #endif
3077   }
3078  
3079   static __inline__ void raw_jmp(uae_u32 t)
3080   {
3081 + #if USE_NEW_RTASM
3082 +    JMPm(t);
3083 + #else
3084      emit_byte(0xe9);
3085      emit_long(t-(uae_u32)target-4);
3086 + #endif
3087   }
3088  
3089   static __inline__ void raw_jl(uae_u32 t)
3090   {
3091      emit_byte(0x0f);
3092      emit_byte(0x8c);
3093 <    emit_long(t-(uae_u32)target-4);
3093 >    emit_long(t-(uintptr)target-4);
3094   }
3095  
3096   static __inline__ void raw_jz(uae_u32 t)
3097   {
3098      emit_byte(0x0f);
3099      emit_byte(0x84);
3100 <    emit_long(t-(uae_u32)target-4);
3100 >    emit_long(t-(uintptr)target-4);
3101   }
3102  
3103   static __inline__ void raw_jnz(uae_u32 t)
3104   {
3105      emit_byte(0x0f);
3106      emit_byte(0x85);
3107 <    emit_long(t-(uae_u32)target-4);
3107 >    emit_long(t-(uintptr)target-4);
3108   }
3109  
3110   static __inline__ void raw_jnz_l_oponly(void)
# Line 2055 | Line 3154 | static __inline__ void raw_nop(void)
3154      emit_byte(0x90);
3155   }
3156  
3157 + static __inline__ void raw_emit_nop_filler(int nbytes)
3158 + {
3159 +  /* Source: GNU Binutils 2.12.90.0.15 */
3160 +  /* Various efficient no-op patterns for aligning code labels.
3161 +     Note: Don't try to assemble the instructions in the comments.
3162 +     0L and 0w are not legal.  */
3163 +  static const uae_u8 f32_1[] =
3164 +    {0x90};                                                                     /* nop                                  */
3165 +  static const uae_u8 f32_2[] =
3166 +    {0x89,0xf6};                                                        /* movl %esi,%esi               */
3167 +  static const uae_u8 f32_3[] =
3168 +    {0x8d,0x76,0x00};                                           /* leal 0(%esi),%esi    */
3169 +  static const uae_u8 f32_4[] =
3170 +    {0x8d,0x74,0x26,0x00};                                      /* leal 0(%esi,1),%esi  */
3171 +  static const uae_u8 f32_5[] =
3172 +    {0x90,                                                                      /* nop                                  */
3173 +     0x8d,0x74,0x26,0x00};                                      /* leal 0(%esi,1),%esi  */
3174 +  static const uae_u8 f32_6[] =
3175 +    {0x8d,0xb6,0x00,0x00,0x00,0x00};            /* leal 0L(%esi),%esi   */
3176 +  static const uae_u8 f32_7[] =
3177 +    {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00};       /* leal 0L(%esi,1),%esi */
3178 +  static const uae_u8 f32_8[] =
3179 +    {0x90,                                                                      /* nop                                  */
3180 +     0x8d,0xb4,0x26,0x00,0x00,0x00,0x00};       /* leal 0L(%esi,1),%esi */
3181 +  static const uae_u8 f32_9[] =
3182 +    {0x89,0xf6,                                                         /* movl %esi,%esi               */
3183 +     0x8d,0xbc,0x27,0x00,0x00,0x00,0x00};       /* leal 0L(%edi,1),%edi */
3184 +  static const uae_u8 f32_10[] =
3185 +    {0x8d,0x76,0x00,                                            /* leal 0(%esi),%esi    */
3186 +     0x8d,0xbc,0x27,0x00,0x00,0x00,0x00};       /* leal 0L(%edi,1),%edi */
3187 +  static const uae_u8 f32_11[] =
3188 +    {0x8d,0x74,0x26,0x00,                                       /* leal 0(%esi,1),%esi  */
3189 +     0x8d,0xbc,0x27,0x00,0x00,0x00,0x00};       /* leal 0L(%edi,1),%edi */
3190 +  static const uae_u8 f32_12[] =
3191 +    {0x8d,0xb6,0x00,0x00,0x00,0x00,                     /* leal 0L(%esi),%esi   */
3192 +     0x8d,0xbf,0x00,0x00,0x00,0x00};            /* leal 0L(%edi),%edi   */
3193 +  static const uae_u8 f32_13[] =
3194 +    {0x8d,0xb6,0x00,0x00,0x00,0x00,                     /* leal 0L(%esi),%esi   */
3195 +     0x8d,0xbc,0x27,0x00,0x00,0x00,0x00};       /* leal 0L(%edi,1),%edi */
3196 +  static const uae_u8 f32_14[] =
3197 +    {0x8d,0xb4,0x26,0x00,0x00,0x00,0x00,        /* leal 0L(%esi,1),%esi */
3198 +     0x8d,0xbc,0x27,0x00,0x00,0x00,0x00};       /* leal 0L(%edi,1),%edi */
3199 +  static const uae_u8 f32_15[] =
3200 +    {0xeb,0x0d,0x90,0x90,0x90,0x90,0x90,        /* jmp .+15; lotsa nops */
3201 +     0x90,0x90,0x90,0x90,0x90,0x90,0x90,0x90};
3202 +  static const uae_u8 f32_16[] =
3203 +    {0xeb,0x0d,0x90,0x90,0x90,0x90,0x90,        /* jmp .+15; lotsa nops */
3204 +     0x90,0x90,0x90,0x90,0x90,0x90,0x90,0x90,0x90};
3205 +  static const uae_u8 *const f32_patt[] = {
3206 +    f32_1, f32_2, f32_3, f32_4, f32_5, f32_6, f32_7, f32_8,
3207 +    f32_9, f32_10, f32_11, f32_12, f32_13, f32_14, f32_15
3208 +  };
3209 +  static const uae_u8 prefixes[4] = { 0x66, 0x66, 0x66, 0x66 };
3210 +
3211 + #if defined(__x86_64__)
3212 +  /* The recommended way to pad 64bit code is to use NOPs preceded by
3213 +     maximally four 0x66 prefixes.  Balance the size of nops.  */
3214 +  if (nbytes == 0)
3215 +          return;
3216 +
3217 +  int i;
3218 +  int nnops = (nbytes + 3) / 4;
3219 +  int len = nbytes / nnops;
3220 +  int remains = nbytes - nnops * len;
3221 +
3222 +  for (i = 0; i < remains; i++) {
3223 +          emit_block(prefixes, len);
3224 +          raw_nop();
3225 +  }
3226 +  for (; i < nnops; i++) {
3227 +          emit_block(prefixes, len - 1);
3228 +          raw_nop();
3229 +  }
3230 + #else
3231 +  int nloops = nbytes / 16;
3232 +  while (nloops-- > 0)
3233 +        emit_block(f32_16, sizeof(f32_16));
3234 +
3235 +  nbytes %= 16;
3236 +  if (nbytes)
3237 +        emit_block(f32_patt[nbytes - 1], nbytes);
3238 + #endif
3239 + }
3240 +
3241  
3242   /*************************************************************************
3243   * Flag handling, to and fro UAE flag register                           *
# Line 2063 | Line 3246 | static __inline__ void raw_nop(void)
3246   #ifdef SAHF_SETO_PROFITABLE
3247  
3248   #define FLAG_NREG1 0  /* Set to -1 if any register will do */
2066
3249   static __inline__ void raw_flags_to_reg(int r)
3250   {
3251    raw_lahf(0);  /* Most flags in AH */
3252    //raw_setcc(r,0); /* V flag in AL */
3253 <  raw_setcc_m((uae_u32)live.state[FLAGTMP].mem,0);
3253 >  raw_setcc_m((uintptr)live.state[FLAGTMP].mem,0);
3254    
3255   #if 1   /* Let's avoid those nasty partial register stalls */
3256 <  //raw_mov_b_mr((uae_u32)live.state[FLAGTMP].mem,r);
3257 <  raw_mov_b_mr(((uae_u32)live.state[FLAGTMP].mem)+1,r+4);
3256 >  //raw_mov_b_mr((uintptr)live.state[FLAGTMP].mem,r);
3257 >  raw_mov_b_mr(((uintptr)live.state[FLAGTMP].mem)+1,AH_INDEX);
3258    //live.state[FLAGTMP].status=CLEAN;
3259    live.state[FLAGTMP].status=INMEM;
3260    live.state[FLAGTMP].realreg=-1;
# Line 2092 | Line 3274 | static __inline__ void raw_reg_to_flags(
3274    raw_sahf(0);
3275   }
3276  
3277 + #define FLAG_NREG3 0  /* Set to -1 if any register will do */
3278 + static __inline__ void raw_flags_set_zero(int s, int tmp)
3279 + {
3280 +    raw_mov_l_rr(tmp,s);
3281 +    raw_lahf(s); /* flags into ah */
3282 +    raw_and_l_ri(s,0xffffbfff);
3283 +    raw_and_l_ri(tmp,0x00004000);
3284 +    raw_xor_l_ri(tmp,0x00004000);
3285 +    raw_or_l(s,tmp);
3286 +    raw_sahf(s);
3287 + }
3288 +
3289   #else
3290  
3291   #define FLAG_NREG1 -1  /* Set to -1 if any register will do */
# Line 2099 | Line 3293 | static __inline__ void raw_flags_to_reg(
3293   {
3294          raw_pushfl();
3295          raw_pop_l_r(r);
3296 <        raw_mov_l_mr((uae_u32)live.state[FLAGTMP].mem,r);
3296 >        raw_mov_l_mr((uintptr)live.state[FLAGTMP].mem,r);
3297   //      live.state[FLAGTMP].status=CLEAN;
3298          live.state[FLAGTMP].status=INMEM;
3299          live.state[FLAGTMP].realreg=-1;
# Line 2118 | Line 3312 | static __inline__ void raw_reg_to_flags(
3312          raw_popfl();
3313   }
3314  
3315 + #define FLAG_NREG3 -1  /* Set to -1 if any register will do */
3316 + static __inline__ void raw_flags_set_zero(int s, int tmp)
3317 + {
3318 +    raw_mov_l_rr(tmp,s);
3319 +    raw_pushfl();
3320 +    raw_pop_l_r(s);
3321 +    raw_and_l_ri(s,0xffffffbf);
3322 +    raw_and_l_ri(tmp,0x00000040);
3323 +    raw_xor_l_ri(tmp,0x00000040);
3324 +    raw_or_l(s,tmp);
3325 +    raw_push_l_r(s);
3326 +    raw_popfl();
3327 + }
3328   #endif
3329  
3330   /* Apparently, there are enough instructions between flag store and
# Line 2125 | Line 3332 | static __inline__ void raw_reg_to_flags(
3332   static __inline__ void raw_load_flagreg(uae_u32 target, uae_u32 r)
3333   {
3334   #if 1
3335 <    raw_mov_l_rm(target,(uae_u32)live.state[r].mem);
3335 >    raw_mov_l_rm(target,(uintptr)live.state[r].mem);
3336   #else
3337 <    raw_mov_b_rm(target,(uae_u32)live.state[r].mem);
3338 <    raw_mov_b_rm(target+4,((uae_u32)live.state[r].mem)+1);
3337 >    raw_mov_b_rm(target,(uintptr)live.state[r].mem);
3338 >    raw_mov_b_rm(target+4,((uintptr)live.state[r].mem)+1);
3339   #endif
3340   }
3341  
# Line 2136 | Line 3343 | static __inline__ void raw_load_flagreg(
3343   static __inline__ void raw_load_flagx(uae_u32 target, uae_u32 r)
3344   {
3345      if (live.nat[target].canbyte)
3346 <        raw_mov_b_rm(target,(uae_u32)live.state[r].mem);
3346 >        raw_mov_b_rm(target,(uintptr)live.state[r].mem);
3347      else if (live.nat[target].canword)
3348 <        raw_mov_w_rm(target,(uae_u32)live.state[r].mem);
3348 >        raw_mov_w_rm(target,(uintptr)live.state[r].mem);
3349      else
3350 <        raw_mov_l_rm(target,(uae_u32)live.state[r].mem);
3350 >        raw_mov_l_rm(target,(uintptr)live.state[r].mem);
3351   }
3352  
3353 + static __inline__ void raw_dec_sp(int off)
3354 + {
3355 +    if (off) raw_sub_l_ri(ESP_INDEX,off);
3356 + }
3357  
3358   static __inline__ void raw_inc_sp(int off)
3359   {
3360 <    raw_add_l_ri(ESP_INDEX,off);
3360 >    if (off) raw_add_l_ri(ESP_INDEX,off);
3361   }
3362  
3363   /*************************************************************************
# Line 2305 | Line 3516 | static void vec(int x, struct sigcontext
3516                  for (i=0;i<5;i++)
3517                      vecbuf[i]=target[i];
3518                  emit_byte(0xe9);
3519 <                emit_long((uae_u32)veccode-(uae_u32)target-4);
3519 >                emit_long((uintptr)veccode-(uintptr)target-4);
3520                  write_log("Create jump to %p\n",veccode);
3521              
3522                  write_log("Handled one access!\n");
# Line 2332 | Line 3543 | static void vec(int x, struct sigcontext
3543                  }
3544                  for (i=0;i<5;i++)
3545                      raw_mov_b_mi(sc.eip+i,vecbuf[i]);
3546 <                raw_mov_l_mi((uae_u32)&in_handler,0);
3546 >                raw_mov_l_mi((uintptr)&in_handler,0);
3547                  emit_byte(0xe9);
3548 <                emit_long(sc.eip+len-(uae_u32)target-4);
3548 >                emit_long(sc.eip+len-(uintptr)target-4);
3549                  in_handler=1;
3550                  target=tmp;
3551              }
# Line 2429 | Line 3640 | enum {
3640    X86_PROCESSOR_K6,
3641    X86_PROCESSOR_ATHLON,
3642    X86_PROCESSOR_PENTIUM4,
3643 +  X86_PROCESSOR_X86_64,
3644    X86_PROCESSOR_max
3645   };
3646  
# Line 2439 | Line 3651 | static const char * x86_processor_string
3651    "PentiumPro",
3652    "K6",
3653    "Athlon",
3654 <  "Pentium4"
3654 >  "Pentium4",
3655 >  "x86-64"
3656   };
3657  
3658   static struct ptt {
# Line 2456 | Line 3669 | x86_alignments[X86_PROCESSOR_max] = {
3669    { 16, 15, 16,  7, 16 },
3670    { 32,  7, 32,  7, 32 },
3671    { 16,  7, 16,  7, 16 },
3672 <  {  0,  0,  0,  0,  0 }
3672 >  {  0,  0,  0,  0,  0 },
3673 >  { 16,  7, 16,  7, 16 }
3674   };
3675  
3676   static void
# Line 2490 | Line 3704 | x86_get_cpu_vendor(struct cpuinfo_x86 *c
3704   static void
3705   cpuid(uae_u32 op, uae_u32 *eax, uae_u32 *ebx, uae_u32 *ecx, uae_u32 *edx)
3706   {
3707 <  static uae_u8 cpuid_space[256];  
3707 >  const int CPUID_SPACE = 4096;
3708 >  uae_u8* cpuid_space = (uae_u8 *)vm_acquire(CPUID_SPACE);
3709 >  if (cpuid_space == VM_MAP_FAILED)
3710 >    abort();
3711 >  vm_protect(cpuid_space, CPUID_SPACE, VM_PAGE_READ | VM_PAGE_WRITE | VM_PAGE_EXECUTE);
3712 >
3713 >  static uae_u32 s_op, s_eax, s_ebx, s_ecx, s_edx;
3714    uae_u8* tmp=get_target();
3715  
3716 +  s_op = op;
3717    set_target(cpuid_space);
3718    raw_push_l_r(0); /* eax */
3719    raw_push_l_r(1); /* ecx */
3720    raw_push_l_r(2); /* edx */
3721    raw_push_l_r(3); /* ebx */
3722 <  raw_mov_l_rm(0,(uae_u32)&op);
3722 >  raw_mov_l_rm(0,(uintptr)&s_op);
3723    raw_cpuid(0);
3724 <  if (eax != NULL) raw_mov_l_mr((uae_u32)eax,0);
3725 <  if (ebx != NULL) raw_mov_l_mr((uae_u32)ebx,3);
3726 <  if (ecx != NULL) raw_mov_l_mr((uae_u32)ecx,1);
3727 <  if (edx != NULL) raw_mov_l_mr((uae_u32)edx,2);
3724 >  raw_mov_l_mr((uintptr)&s_eax,0);
3725 >  raw_mov_l_mr((uintptr)&s_ebx,3);
3726 >  raw_mov_l_mr((uintptr)&s_ecx,1);
3727 >  raw_mov_l_mr((uintptr)&s_edx,2);
3728    raw_pop_l_r(3);
3729    raw_pop_l_r(2);
3730    raw_pop_l_r(1);
# Line 2512 | Line 3733 | cpuid(uae_u32 op, uae_u32 *eax, uae_u32
3733    set_target(tmp);
3734  
3735    ((cpuop_func*)cpuid_space)(0);
3736 +  if (eax != NULL) *eax = s_eax;
3737 +  if (ebx != NULL) *ebx = s_ebx;
3738 +  if (ecx != NULL) *ecx = s_ecx;
3739 +  if (edx != NULL) *edx = s_edx;
3740 +
3741 +  vm_release(cpuid_space, CPUID_SPACE);
3742   }
3743  
3744   static void
# Line 2520 | Line 3747 | raw_init_cpu(void)
3747    struct cpuinfo_x86 *c = &cpuinfo;
3748  
3749    /* Defaults */
3750 +  c->x86_processor = X86_PROCESSOR_max;
3751    c->x86_vendor = X86_VENDOR_UNKNOWN;
3752    c->cpuid_level = -1;                          /* CPUID not detected */
3753    c->x86_model = c->x86_mask = 0;       /* So far unknown... */
# Line 2541 | Line 3769 | raw_init_cpu(void)
3769          uae_u32 tfms, brand_id;
3770          cpuid(0x00000001, &tfms, &brand_id, NULL, &c->x86_hwcap);
3771          c->x86 = (tfms >> 8) & 15;
3772 +        if (c->x86 == 0xf)
3773 +                c->x86 += (tfms >> 20) & 0xff; /* extended family */
3774          c->x86_model = (tfms >> 4) & 15;
3775 +        if (c->x86_model == 0xf)
3776 +                c->x86_model |= (tfms >> 12) & 0xf0; /* extended model */
3777          c->x86_brand_id = brand_id & 0xff;
2546        if ( (c->x86_vendor == X86_VENDOR_AMD) &&
2547                 (c->x86 == 0xf)) {
2548          /* AMD Extended Family and Model Values */
2549          c->x86 += (tfms >> 20) & 0xff;
2550          c->x86_model += (tfms >> 12) & 0xf0;
2551        }
3778          c->x86_mask = tfms & 15;
3779    } else {
3780          /* Have CPUID level 0 only - unheard of */
3781          c->x86 = 4;
3782    }
3783  
3784 +  /* AMD-defined flags: level 0x80000001 */
3785 +  uae_u32 xlvl;
3786 +  cpuid(0x80000000, &xlvl, NULL, NULL, NULL);
3787 +  if ( (xlvl & 0xffff0000) == 0x80000000 ) {
3788 +        if ( xlvl >= 0x80000001 ) {
3789 +          uae_u32 features, extra_features;
3790 +          cpuid(0x80000001, NULL, NULL, &extra_features, &features);
3791 +          if (features & (1 << 29)) {
3792 +                /* Assume x86-64 if long mode is supported */
3793 +                c->x86_processor = X86_PROCESSOR_X86_64;
3794 +          }
3795 +          if (extra_features & (1 << 0))
3796 +                  have_lahf_lm = true;
3797 +        }
3798 +  }
3799 +          
3800    /* Canonicalize processor ID */
2559  c->x86_processor = X86_PROCESSOR_max;
3801    switch (c->x86) {
3802    case 3:
3803          c->x86_processor = X86_PROCESSOR_I386;
# Line 2577 | Line 3818 | raw_init_cpu(void)
3818            c->x86_processor = X86_PROCESSOR_PENTIUMPRO;
3819          break;
3820    case 15:
3821 <        if (c->x86_vendor == X86_VENDOR_INTEL) {
3822 <          /*  Assume any BranID >= 8 and family == 15 yields a Pentium 4 */
3823 <          if (c->x86_brand_id >= 8)
3824 <                c->x86_processor = X86_PROCESSOR_PENTIUM4;
3825 <        }
3826 <        break;
3821 >          if (c->x86_processor == X86_PROCESSOR_max) {
3822 >                  switch (c->x86_vendor) {
3823 >                  case X86_VENDOR_INTEL:
3824 >                          c->x86_processor = X86_PROCESSOR_PENTIUM4;
3825 >                          break;
3826 >                  case X86_VENDOR_AMD:
3827 >                          /* Assume a 32-bit Athlon processor if not in long mode */
3828 >                          c->x86_processor = X86_PROCESSOR_ATHLON;
3829 >                          break;
3830 >                  }
3831 >          }
3832 >          break;
3833    }
3834    if (c->x86_processor == X86_PROCESSOR_max) {
3835 <        fprintf(stderr, "Error: unknown processor type\n");
3835 >        c->x86_processor = X86_PROCESSOR_I386;
3836 >        fprintf(stderr, "Error: unknown processor type, assuming i386\n");
3837          fprintf(stderr, "  Family  : %d\n", c->x86);
3838          fprintf(stderr, "  Model   : %d\n", c->x86_model);
3839          fprintf(stderr, "  Mask    : %d\n", c->x86_mask);
3840 +        fprintf(stderr, "  Vendor  : %s [%d]\n", c->x86_vendor_id, c->x86_vendor);
3841          if (c->x86_brand_id)
3842            fprintf(stderr, "  BrandID : %02x\n", c->x86_brand_id);
2594        abort();
3843    }
3844  
3845    /* Have CMOV support? */
3846 <  have_cmov = (c->x86_hwcap & (1 << 15)) && true;
3846 >  have_cmov = c->x86_hwcap & (1 << 15);
3847  
3848    /* Can the host CPU suffer from partial register stalls? */
3849    have_rat_stall = (c->x86_vendor == X86_VENDOR_INTEL);
# Line 2618 | Line 3866 | raw_init_cpu(void)
3866                          x86_processor_string_table[c->x86_processor]);
3867   }
3868  
3869 + static bool target_check_bsf(void)
3870 + {
3871 +        bool mismatch = false;
3872 +        for (int g_ZF = 0; g_ZF <= 1; g_ZF++) {
3873 +        for (int g_CF = 0; g_CF <= 1; g_CF++) {
3874 +        for (int g_OF = 0; g_OF <= 1; g_OF++) {
3875 +        for (int g_SF = 0; g_SF <= 1; g_SF++) {
3876 +                for (int value = -1; value <= 1; value++) {
3877 +                        unsigned long flags = (g_SF << 7) | (g_OF << 11) | (g_ZF << 6) | g_CF;
3878 +                        unsigned long tmp = value;
3879 +                        __asm__ __volatile__ ("push %0; popf; bsf %1,%1; pushf; pop %0"
3880 +                                                                  : "+r" (flags), "+r" (tmp) : : "cc");
3881 +                        int OF = (flags >> 11) & 1;
3882 +                        int SF = (flags >>  7) & 1;
3883 +                        int ZF = (flags >>  6) & 1;
3884 +                        int CF = flags & 1;
3885 +                        tmp = (value == 0);
3886 +                        if (ZF != tmp || SF != g_SF || OF != g_OF || CF != g_CF)
3887 +                                mismatch = true;
3888 +                }
3889 +        }}}}
3890 +        if (mismatch)
3891 +                write_log("Target CPU defines all flags on BSF instruction\n");
3892 +        return !mismatch;
3893 + }
3894 +
3895  
3896   /*************************************************************************
3897   * FPU stuff                                                             *
# Line 2740 | Line 4014 | static __inline__ void tos_make(int r)
4014      emit_byte(0xd8+(live.tos+1)-live.spos[r]);  /* store top of stack in reg,
4015                                           and pop it*/
4016   }
4017 <    
4018 <        
4017 >
4018 > /* FP helper functions */
4019 > #if USE_NEW_RTASM
4020 > #define DEFINE_OP(NAME, GEN)                    \
4021 > static inline void raw_##NAME(uint32 m)         \
4022 > {                                               \
4023 >    GEN(m, X86_NOREG, X86_NOREG, 1);            \
4024 > }
4025 > DEFINE_OP(fstl,  FSTLm);
4026 > DEFINE_OP(fstpl, FSTPLm);
4027 > DEFINE_OP(fldl,  FLDLm);
4028 > DEFINE_OP(fildl, FILDLm);
4029 > DEFINE_OP(fistl, FISTLm);
4030 > DEFINE_OP(flds,  FLDSm);
4031 > DEFINE_OP(fsts,  FSTSm);
4032 > DEFINE_OP(fstpt, FSTPTm);
4033 > DEFINE_OP(fldt,  FLDTm);
4034 > #else
4035 > #define DEFINE_OP(NAME, OP1, OP2)               \
4036 > static inline void raw_##NAME(uint32 m)         \
4037 > {                                               \
4038 >    emit_byte(OP1);                             \
4039 >    emit_byte(OP2);                             \
4040 >    emit_long(m);                               \
4041 > }
4042 > DEFINE_OP(fstl,  0xdd, 0x15);
4043 > DEFINE_OP(fstpl, 0xdd, 0x1d);
4044 > DEFINE_OP(fldl,  0xdd, 0x05);
4045 > DEFINE_OP(fildl, 0xdb, 0x05);
4046 > DEFINE_OP(fistl, 0xdb, 0x15);
4047 > DEFINE_OP(flds,  0xd9, 0x05);
4048 > DEFINE_OP(fsts,  0xd9, 0x15);
4049 > DEFINE_OP(fstpt, 0xdb, 0x3d);
4050 > DEFINE_OP(fldt,  0xdb, 0x2d);
4051 > #endif
4052 > #undef DEFINE_OP
4053 >
4054   LOWFUNC(NONE,WRITE,2,raw_fmov_mr,(MEMW m, FR r))
4055   {
4056      make_tos(r);
4057 <    emit_byte(0xdd);
2749 <    emit_byte(0x15);
2750 <    emit_long(m);
4057 >    raw_fstl(m);
4058   }
4059   LENDFUNC(NONE,WRITE,2,raw_fmov_mr,(MEMW m, FR r))
4060  
4061   LOWFUNC(NONE,WRITE,2,raw_fmov_mr_drop,(MEMW m, FR r))
4062   {
4063      make_tos(r);
4064 <    emit_byte(0xdd);
2758 <    emit_byte(0x1d);
2759 <    emit_long(m);
4064 >    raw_fstpl(m);
4065      live.onstack[live.tos]=-1;
4066      live.tos--;
4067      live.spos[r]=-2;
# Line 2765 | Line 4070 | LENDFUNC(NONE,WRITE,2,raw_fmov_mr,(MEMW
4070  
4071   LOWFUNC(NONE,READ,2,raw_fmov_rm,(FW r, MEMR m))
4072   {
4073 <    emit_byte(0xdd);
2769 <    emit_byte(0x05);
2770 <    emit_long(m);
4073 >    raw_fldl(m);
4074      tos_make(r);
4075   }
4076   LENDFUNC(NONE,READ,2,raw_fmov_rm,(FW r, MEMR m))
4077  
4078   LOWFUNC(NONE,READ,2,raw_fmovi_rm,(FW r, MEMR m))
4079   {
4080 <    emit_byte(0xdb);
2778 <    emit_byte(0x05);
2779 <    emit_long(m);
4080 >    raw_fildl(m);
4081      tos_make(r);
4082   }
4083   LENDFUNC(NONE,READ,2,raw_fmovi_rm,(FW r, MEMR m))
# Line 2784 | Line 4085 | LENDFUNC(NONE,READ,2,raw_fmovi_rm,(FW r,
4085   LOWFUNC(NONE,WRITE,2,raw_fmovi_mr,(MEMW m, FR r))
4086   {
4087      make_tos(r);
4088 <    emit_byte(0xdb);
2788 <    emit_byte(0x15);
2789 <    emit_long(m);
4088 >    raw_fistl(m);
4089   }
4090   LENDFUNC(NONE,WRITE,2,raw_fmovi_mr,(MEMW m, FR r))
4091  
4092   LOWFUNC(NONE,READ,2,raw_fmovs_rm,(FW r, MEMR m))
4093   {
4094 <    emit_byte(0xd9);
2796 <    emit_byte(0x05);
2797 <    emit_long(m);
4094 >    raw_flds(m);
4095      tos_make(r);
4096   }
4097   LENDFUNC(NONE,READ,2,raw_fmovs_rm,(FW r, MEMR m))
# Line 2802 | Line 4099 | LENDFUNC(NONE,READ,2,raw_fmovs_rm,(FW r,
4099   LOWFUNC(NONE,WRITE,2,raw_fmovs_mr,(MEMW m, FR r))
4100   {
4101      make_tos(r);
4102 <    emit_byte(0xd9);
2806 <    emit_byte(0x15);
2807 <    emit_long(m);
4102 >    raw_fsts(m);
4103   }
4104   LENDFUNC(NONE,WRITE,2,raw_fmovs_mr,(MEMW m, FR r))
4105  
# Line 2819 | Line 4114 | LOWFUNC(NONE,WRITE,2,raw_fmov_ext_mr,(ME
4114      emit_byte(0xd9);     /* Get a copy to the top of stack */
4115      emit_byte(0xc0+rs);
4116  
4117 <    emit_byte(0xdb);  /* store and pop it */
2823 <    emit_byte(0x3d);
2824 <    emit_long(m);
4117 >    raw_fstpt(m);       /* store and pop it */
4118   }
4119   LENDFUNC(NONE,WRITE,2,raw_fmov_ext_mr,(MEMW m, FR r))
4120  
# Line 2830 | Line 4123 | LOWFUNC(NONE,WRITE,2,raw_fmov_ext_mr_dro
4123      int rs;
4124  
4125      make_tos(r);
4126 <    emit_byte(0xdb);  /* store and pop it */
2834 <    emit_byte(0x3d);
2835 <    emit_long(m);
4126 >    raw_fstpt(m);       /* store and pop it */
4127      live.onstack[live.tos]=-1;
4128      live.tos--;
4129      live.spos[r]=-2;
# Line 2841 | Line 4132 | LENDFUNC(NONE,WRITE,2,raw_fmov_ext_mr,(M
4132  
4133   LOWFUNC(NONE,READ,2,raw_fmov_ext_rm,(FW r, MEMR m))
4134   {
4135 <    emit_byte(0xdb);
2845 <    emit_byte(0x2d);
2846 <    emit_long(m);
4135 >    raw_fldt(m);
4136      tos_make(r);
4137   }
4138   LENDFUNC(NONE,READ,2,raw_fmov_ext_rm,(FW r, MEMR m))
# Line 3030 | Line 4319 | LOWFUNC(NONE,NONE,2,raw_fsin_rr,(FW d, F
4319   }
4320   LENDFUNC(NONE,NONE,2,raw_fsin_rr,(FW d, FR s))
4321  
4322 < double one=1;
4322 > static const double one=1;
4323   LOWFUNC(NONE,NONE,2,raw_ftwotox_rr,(FW d, FR s))
4324   {
4325      int ds;
# Line 3050 | Line 4339 | LOWFUNC(NONE,NONE,2,raw_ftwotox_rr,(FW d
4339      emit_byte(0xe1);  /* subtract rounded from original */
4340      emit_byte(0xd9);
4341      emit_byte(0xf0);  /* f2xm1 */
4342 <    emit_byte(0xdc);
3054 <    emit_byte(0x05);
3055 <    emit_long((uae_u32)&one);  /* Add '1' without using extra stack space */
4342 >    x86_fadd_m((uintptr)&one);  /* Add '1' without using extra stack space */
4343      emit_byte(0xd9);
4344      emit_byte(0xfd);  /* and scale it */
4345      emit_byte(0xdd);
# Line 3084 | Line 4371 | LOWFUNC(NONE,NONE,2,raw_fetox_rr,(FW d,
4371      emit_byte(0xe1);  /* subtract rounded from original */
4372      emit_byte(0xd9);
4373      emit_byte(0xf0);  /* f2xm1 */
4374 <    emit_byte(0xdc);
3088 <    emit_byte(0x05);
3089 <    emit_long((uae_u32)&one);  /* Add '1' without using extra stack space */
4374 >    x86_fadd_m((uintptr)&one);  /* Add '1' without using extra stack space */
4375      emit_byte(0xd9);
4376      emit_byte(0xfd);  /* and scale it */
4377      emit_byte(0xdd);

Diff Legend

Removed lines
+ Added lines
< Changed lines
> Changed lines